/linux/drivers/clk/renesas/ |
H A D | r8a779f0-cpg-mssr.c | 82 DEF_GEN4_Z("z0", R8A779F0_CLK_Z0, CLK_TYPE_GEN4_Z, CLK_PLL2, 2, 0), 182 * 0 0 16 / 1 x200 x150 x200 n/a x200 x134 /15 183 * 0 1 20 / 1 x160 x120 x160 n/a x160 x106 /19 184 * 1 0 Prohibited setting 185 * 1 1 40 / 2 x160 x120 x160 n/a x160 x106 /38 194 { 0, 0, 0, 0, 0, 0, }, 210 dev_err(dev, "Prohibited setting (cpg_mode=0x%x)\n", cpg_mode); in r8a779f0_cpg_mssr_init()
|
H A D | r8a77970-cpg-mssr.c | 24 #define CPG_SD0CKCR 0x0074 52 { 0, 2 }, { 1, 3 }, { 2, 4 }, { 3, 6 }, 54 { 8, 24 }, { 10, 36 }, { 11, 48 }, { 0, 0 }, 60 { 0, 0 }, 101 DEF_DIV6P1("canfd", R8A77970_CLK_CANFD, CLK_PLL1_DIV4, 0x244), 102 DEF_DIV6P1("mso", R8A77970_CLK_MSO, CLK_PLL1_DIV4, 0x014), 103 DEF_DIV6P1("csi0", R8A77970_CLK_CSI0, CLK_PLL1_DIV4, 0x00c), 180 * 0 0 0 16.66 x 1 x192 x192 x96 181 * 0 0 1 16.66 x 1 x192 x192 x80 182 * 0 1 0 20 x 1 x160 x160 x80 [all …]
|
H A D | r8a774b1-cpg-mssr.c | 97 DEF_GEN3_SDH("sd0h", R8A774B1_CLK_SD0H, CLK_SDSRC, 0x074), 98 DEF_GEN3_SDH("sd1h", R8A774B1_CLK_SD1H, CLK_SDSRC, 0x078), 99 DEF_GEN3_SDH("sd2h", R8A774B1_CLK_SD2H, CLK_SDSRC, 0x268), 100 DEF_GEN3_SDH("sd3h", R8A774B1_CLK_SD3H, CLK_SDSRC, 0x26c), 101 DEF_GEN3_SD("sd0", R8A774B1_CLK_SD0, R8A774B1_CLK_SD0H, 0x074), 102 DEF_GEN3_SD("sd1", R8A774B1_CLK_SD1, R8A774B1_CLK_SD1H, 0x078), 103 DEF_GEN3_SD("sd2", R8A774B1_CLK_SD2, R8A774B1_CLK_SD2H, 0x268), 104 DEF_GEN3_SD("sd3", R8A774B1_CLK_SD3, R8A774B1_CLK_SD3H, 0x26c), 113 DEF_DIV6P1("canfd", R8A774B1_CLK_CANFD, CLK_PLL1_DIV4, 0x244), 114 DEF_DIV6P1("csi0", R8A774B1_CLK_CSI0, CLK_PLL1_DIV4, 0x00c), [all …]
|
H A D | r8a774e1-cpg-mssr.c | 78 DEF_GEN3_Z("z2", R8A774E1_CLK_Z2, CLK_TYPE_GEN3_Z, CLK_PLL2, 2, 0), 100 DEF_GEN3_SDH("sd0h", R8A774E1_CLK_SD0H, CLK_SDSRC, 0x074), 101 DEF_GEN3_SDH("sd1h", R8A774E1_CLK_SD1H, CLK_SDSRC, 0x078), 102 DEF_GEN3_SDH("sd2h", R8A774E1_CLK_SD2H, CLK_SDSRC, 0x268), 103 DEF_GEN3_SDH("sd3h", R8A774E1_CLK_SD3H, CLK_SDSRC, 0x26c), 104 DEF_GEN3_SD("sd0", R8A774E1_CLK_SD0, R8A774E1_CLK_SD0H, 0x074), 105 DEF_GEN3_SD("sd1", R8A774E1_CLK_SD1, R8A774E1_CLK_SD1H, 0x078), 106 DEF_GEN3_SD("sd2", R8A774E1_CLK_SD2, R8A774E1_CLK_SD2H, 0x268), 107 DEF_GEN3_SD("sd3", R8A774E1_CLK_SD3, R8A774E1_CLK_SD3H, 0x26c), 117 DEF_DIV6P1("canfd", R8A774E1_CLK_CANFD, CLK_PLL1_DIV4, 0x244), [all …]
|
H A D | r8a774a1-cpg-mssr.c | 78 DEF_GEN3_Z("z2", R8A774A1_CLK_Z2, CLK_TYPE_GEN3_Z, CLK_PLL2, 2, 0), 100 DEF_GEN3_SDH("sd0h", R8A774A1_CLK_SD0H, CLK_SDSRC, 0x074), 101 DEF_GEN3_SDH("sd1h", R8A774A1_CLK_SD1H, CLK_SDSRC, 0x078), 102 DEF_GEN3_SDH("sd2h", R8A774A1_CLK_SD2H, CLK_SDSRC, 0x268), 103 DEF_GEN3_SDH("sd3h", R8A774A1_CLK_SD3H, CLK_SDSRC, 0x26c), 104 DEF_GEN3_SD("sd0", R8A774A1_CLK_SD0, R8A774A1_CLK_SD0H, 0x074), 105 DEF_GEN3_SD("sd1", R8A774A1_CLK_SD1, R8A774A1_CLK_SD1H, 0x078), 106 DEF_GEN3_SD("sd2", R8A774A1_CLK_SD2, R8A774A1_CLK_SD2H, 0x268), 107 DEF_GEN3_SD("sd3", R8A774A1_CLK_SD3, R8A774A1_CLK_SD3H, 0x26c), 116 DEF_DIV6P1("canfd", R8A774A1_CLK_CANFD, CLK_PLL1_DIV4, 0x244), [all …]
|
H A D | r8a77965-cpg-mssr.c | 101 DEF_GEN3_SDH("sd0h", R8A77965_CLK_SD0H, CLK_SDSRC, 0x074), 102 DEF_GEN3_SDH("sd1h", R8A77965_CLK_SD1H, CLK_SDSRC, 0x078), 103 DEF_GEN3_SDH("sd2h", R8A77965_CLK_SD2H, CLK_SDSRC, 0x268), 104 DEF_GEN3_SDH("sd3h", R8A77965_CLK_SD3H, CLK_SDSRC, 0x26c), 105 DEF_GEN3_SD("sd0", R8A77965_CLK_SD0, R8A77965_CLK_SD0H, 0x074), 106 DEF_GEN3_SD("sd1", R8A77965_CLK_SD1, R8A77965_CLK_SD1H, 0x078), 107 DEF_GEN3_SD("sd2", R8A77965_CLK_SD2, R8A77965_CLK_SD2H, 0x268), 108 DEF_GEN3_SD("sd3", R8A77965_CLK_SD3, R8A77965_CLK_SD3H, 0x26c), 118 DEF_DIV6P1("canfd", R8A77965_CLK_CANFD, CLK_PLL1_DIV4, 0x244), 119 DEF_DIV6P1("csi0", R8A77965_CLK_CSI0, CLK_PLL1_DIV4, 0x00c), [all …]
|
H A D | r8a7795-cpg-mssr.c | 81 DEF_GEN3_Z("z2", R8A7795_CLK_Z2, CLK_TYPE_GEN3_Z, CLK_PLL2, 2, 0), 104 DEF_GEN3_SDH("sd0h", R8A7795_CLK_SD0H, CLK_SDSRC, 0x074), 105 DEF_GEN3_SDH("sd1h", R8A7795_CLK_SD1H, CLK_SDSRC, 0x078), 106 DEF_GEN3_SDH("sd2h", R8A7795_CLK_SD2H, CLK_SDSRC, 0x268), 107 DEF_GEN3_SDH("sd3h", R8A7795_CLK_SD3H, CLK_SDSRC, 0x26c), 108 DEF_GEN3_SD("sd0", R8A7795_CLK_SD0, R8A7795_CLK_SD0H, 0x074), 109 DEF_GEN3_SD("sd1", R8A7795_CLK_SD1, R8A7795_CLK_SD1H, 0x078), 110 DEF_GEN3_SD("sd2", R8A7795_CLK_SD2, R8A7795_CLK_SD2H, 0x268), 111 DEF_GEN3_SD("sd3", R8A7795_CLK_SD3, R8A7795_CLK_SD3H, 0x26c), 121 DEF_DIV6P1("canfd", R8A7795_CLK_CANFD, CLK_PLL1_DIV4, 0x244), [all …]
|
H A D | r8a7796-cpg-mssr.c | 83 DEF_GEN3_Z("z2", R8A7796_CLK_Z2, CLK_TYPE_GEN3_Z, CLK_PLL2, 2, 0), 106 DEF_GEN3_SDH("sd0h", R8A7796_CLK_SD0H, CLK_SDSRC, 0x074), 107 DEF_GEN3_SDH("sd1h", R8A7796_CLK_SD1H, CLK_SDSRC, 0x078), 108 DEF_GEN3_SDH("sd2h", R8A7796_CLK_SD2H, CLK_SDSRC, 0x268), 109 DEF_GEN3_SDH("sd3h", R8A7796_CLK_SD3H, CLK_SDSRC, 0x26c), 110 DEF_GEN3_SD("sd0", R8A7796_CLK_SD0, R8A7796_CLK_SD0H, 0x074), 111 DEF_GEN3_SD("sd1", R8A7796_CLK_SD1, R8A7796_CLK_SD1H, 0x078), 112 DEF_GEN3_SD("sd2", R8A7796_CLK_SD2, R8A7796_CLK_SD2H, 0x268), 113 DEF_GEN3_SD("sd3", R8A7796_CLK_SD3, R8A7796_CLK_SD3H, 0x26c), 123 DEF_DIV6P1("canfd", R8A7796_CLK_CANFD, CLK_PLL1_DIV4, 0x244), [all …]
|
H A D | r8a779g0-cpg-mssr.c | 99 DEF_GEN4_Z("z0", R8A779G0_CLK_Z0, CLK_TYPE_GEN4_Z, CLK_PLL2, 2, 0), 253 * 0 0 16.66 / 1 x192 x204 x192 x144 x192 x168 /16 254 * 0 1 20 / 1 x160 x170 x160 x120 x160 x140 /19 255 * 1 0 Prohibited setting 265 { 0, 0, 0, 0, 0, 0, }, 281 dev_err(dev, "Prohibited setting (cpg_mode=0x%x)\n", cpg_mode); in r8a779g0_cpg_mssr_init()
|
H A D | r8a779h0-cpg-mssr.c | 104 DEF_GEN4_Z("zc0", R8A779H0_CLK_ZC0, CLK_TYPE_GEN4_Z, CLK_PLL2_DIV2, 2, 0), 250 * 0 0 16.66 / 1 x192 x240 x192 x240 x192 x168 /16 251 * 0 1 20 / 1 x160 x200 x160 x200 x160 x140 /19 252 * 1 0 Prohibited setting 262 { 0, 0, 0, 0, 0, 0, }, 278 dev_err(dev, "Prohibited setting (cpg_mode=0x%x)\n", cpg_mode); in r8a779h0_cpg_mssr_init()
|
/linux/tools/testing/kunit/test_data/ |
H A D | test_output_isolated_correctly.log | 1 Linux version 5.1.0-rc7-00061-g04652f1cb4aa0 (brendanhiggins@mactruck.svl.corp.google.com) (gcc ver… 3 Kernel command line: mem=256M root=98:0 6 …(1734K kernel code, 489K rwdata, 396K rodata, 85K init, 216K bss, 29032K reserved, 0K cma-reserved) 7 SLUB: HWalign=64, Order=0-3, MinObjects=0, CPUs=1, Nodes=1 9 clocksource: timer: mask: 0xffffffffffffffff max_cycles: 0x1cd42e205, max_idle_ns: 881590404426 ns 11 WARNING: CPU: 0 PID: 0 at kernel/time/clockevents.c:458 clockevents_register_device+0x143/0x160 13 CPU: 0 PID: 0 Comm: swapper Not tainted 5.1.0-rc7-00061-g04652f1cb4aa0 #163 19 [<600214c5>] ? os_is_signal_stack+0x15/0x30 20 [<6005c5ec>] ? printk+0x0/0x9b 21 [<6001597e>] ? show_stack+0xbe/0x1c0 [all …]
|
/linux/drivers/clk/hisilicon/ |
H A D | clk-hi3670.c | 17 { HI3670_CLKIN_SYS, "clkin_sys", NULL, 0, 19200000, }, 18 { HI3670_CLKIN_REF, "clkin_ref", NULL, 0, 32764, }, 19 { HI3670_CLK_FLL_SRC, "clk_fll_src", NULL, 0, 134400000, }, 20 { HI3670_CLK_PPLL0, "clk_ppll0", NULL, 0, 1660000000, }, 21 { HI3670_CLK_PPLL1, "clk_ppll1", NULL, 0, 1866000000, }, 22 { HI3670_CLK_PPLL2, "clk_ppll2", NULL, 0, 1920000000, }, 23 { HI3670_CLK_PPLL3, "clk_ppll3", NULL, 0, 1200000000, }, 24 { HI3670_CLK_PPLL4, "clk_ppll4", NULL, 0, 900000000, }, 25 { HI3670_CLK_PPLL6, "clk_ppll6", NULL, 0, 393216000, }, 26 { HI3670_CLK_PPLL7, "clk_ppll7", NULL, 0, 1008000000, }, [all …]
|
H A D | clk-hi3660.c | 14 { HI3660_CLKIN_SYS, "clkin_sys", NULL, 0, 19200000, }, 15 { HI3660_CLKIN_REF, "clkin_ref", NULL, 0, 32764, }, 16 { HI3660_CLK_FLL_SRC, "clk_fll_src", NULL, 0, 128000000, }, 17 { HI3660_CLK_PPLL0, "clk_ppll0", NULL, 0, 1600000000, }, 18 { HI3660_CLK_PPLL1, "clk_ppll1", NULL, 0, 1866000000, }, 19 { HI3660_CLK_PPLL2, "clk_ppll2", NULL, 0, 2880000000UL, }, 20 { HI3660_CLK_PPLL3, "clk_ppll3", NULL, 0, 1290000000, }, 21 { HI3660_CLK_SCPLL, "clk_scpll", NULL, 0, 245760000, }, 22 { HI3660_PCLK, "pclk", NULL, 0, 20000000, }, 23 { HI3660_CLK_UART0_DBG, "clk_uart0_dbg", NULL, 0, 19200000, }, [all …]
|
/linux/drivers/net/ethernet/ti/ |
H A D | am65-cpsw-qos.h | 49 #define AM65_CPSW_REG_CTL 0x004 50 #define AM65_CPSW_PN_REG_CTL 0x004 51 #define AM65_CPSW_PN_REG_FIFO_STATUS 0x050 52 #define AM65_CPSW_PN_REG_EST_CTL 0x060 53 #define AM65_CPSW_PN_REG_PRI_CIR(pri) (0x140 + 4 * (pri)) 54 #define AM65_CPSW_P0_REG_PRI_EIR(pri) (0x160 + 4 * (pri)) 56 #define AM65_CPSW_PN_REG_CTL 0x004 57 #define AM65_CPSW_PN_REG_TX_PRI_MAP 0x018 58 #define AM65_CPSW_PN_REG_RX_PRI_MAP 0x020 59 #define AM65_CPSW_PN_REG_FIFO_STATUS 0x050 [all …]
|
/linux/drivers/media/i2c/cx25840/ |
H A D | cx25840-firmware.c | 34 /* DL_ADDR_LB=0 DL_ADDR_HB=0 */ in start_fw_load() 35 cx25840_write(client, 0x800, 0x00); in start_fw_load() 36 cx25840_write(client, 0x801, 0x00); in start_fw_load() 37 // DL_MAP=3 DL_AUTO_INC=0 DL_ENABLE=1 in start_fw_load() 38 cx25840_write(client, 0x803, 0x0b); in start_fw_load() 40 cx25840_write(client, 0x000, 0x20); in start_fw_load() 45 /* AUTO_INC_DIS=0 */ in end_fw_load() 46 cx25840_write(client, 0x000, 0x00); in end_fw_load() 47 /* DL_ENABLE=0 */ in end_fw_load() 48 cx25840_write(client, 0x803, 0x03); in end_fw_load() [all …]
|
/linux/drivers/pinctrl/samsung/ |
H A D | pinctrl-exynos-arm.c | 27 .reg_offset = { 0x00, 0x04, 0x08, 0x0c, 0x10, 0x14, }, 32 .reg_offset = { 0x00, 0x04, 0x08, 0x0c, }, 36 #define S5P_OTHERS 0xE000 43 #define S5P_PIN_PULL_DISABLE 0 86 clk_base = of_iomap(np, 0); in s5pv210_retention_init() 106 EXYNOS_PIN_BANK_EINTG(8, 0x000, "gpa0", 0x00), 107 EXYNOS_PIN_BANK_EINTG(4, 0x020, "gpa1", 0x04), 108 EXYNOS_PIN_BANK_EINTG(8, 0x040, "gpb", 0x08), 109 EXYNOS_PIN_BANK_EINTG(5, 0x060, "gpc0", 0x0c), 110 EXYNOS_PIN_BANK_EINTG(5, 0x080, "gpc1", 0x10), [all …]
|
/linux/drivers/phy/qualcomm/ |
H A D | phy-qcom-qmp-qserdes-txrx-v4.h | 10 #define QSERDES_V4_TX_BIST_MODE_LANENO 0x000 11 #define QSERDES_V4_TX_BIST_INVERT 0x004 12 #define QSERDES_V4_TX_CLKBUF_ENABLE 0x008 13 #define QSERDES_V4_TX_TX_EMP_POST1_LVL 0x00c 14 #define QSERDES_V4_TX_TX_IDLE_LVL_LARGE_AMP 0x010 15 #define QSERDES_V4_TX_TX_DRV_LVL 0x014 16 #define QSERDES_V4_TX_TX_DRV_LVL_OFFSET 0x018 17 #define QSERDES_V4_TX_RESET_TSYNC_EN 0x01c 18 #define QSERDES_V4_TX_PRE_STALL_LDO_BOOST_EN 0x020 19 #define QSERDES_V4_TX_TX_BAND 0x024 [all …]
|
H A D | phy-qcom-qmp-pcs-ufs-v3.h | 9 #define QPHY_V3_PCS_UFS_PHY_START 0x000 10 #define QPHY_V3_PCS_UFS_POWER_DOWN_CONTROL 0x004 11 #define QPHY_V3_PCS_UFS_TX_LARGE_AMP_DRV_LVL 0x02c 12 #define QPHY_V3_PCS_UFS_TX_SMALL_AMP_DRV_LVL 0x034 13 #define QPHY_V3_PCS_UFS_RX_SYM_RESYNC_CTRL 0x134 14 #define QPHY_V3_PCS_UFS_RX_MIN_HIBERN8_TIME 0x138 15 #define QPHY_V3_PCS_UFS_RX_SIGDET_CTRL1 0x13c 16 #define QPHY_V3_PCS_UFS_RX_SIGDET_CTRL2 0x140 17 #define QPHY_V3_PCS_UFS_READY_STATUS 0x160 18 #define QPHY_V3_PCS_UFS_TX_MID_TERM_CTRL1 0x1bc [all …]
|
H A D | phy-qcom-qmp-pcs-ufs-v4.h | 10 #define QPHY_V4_PCS_UFS_PHY_START 0x000 11 #define QPHY_V4_PCS_UFS_POWER_DOWN_CONTROL 0x004 12 #define QPHY_V4_PCS_UFS_SW_RESET 0x008 13 #define QPHY_V4_PCS_UFS_TIMER_20US_CORECLK_STEPS_MSB 0x00c 14 #define QPHY_V4_PCS_UFS_TIMER_20US_CORECLK_STEPS_LSB 0x010 15 #define QPHY_V4_PCS_UFS_PLL_CNTL 0x02c 16 #define QPHY_V4_PCS_UFS_TX_LARGE_AMP_DRV_LVL 0x030 17 #define QPHY_V4_PCS_UFS_TX_SMALL_AMP_DRV_LVL 0x038 18 #define QPHY_V4_PCS_UFS_BIST_FIXED_PAT_CTRL 0x060 19 #define QPHY_V4_PCS_UFS_TX_HSGEAR_CAPABILITY 0x074 [all …]
|
H A D | phy-qcom-qmp-pcs-ufs-v5.h | 11 #define QPHY_V5_PCS_UFS_PHY_START 0x000 12 #define QPHY_V5_PCS_UFS_POWER_DOWN_CONTROL 0x004 13 #define QPHY_V5_PCS_UFS_SW_RESET 0x008 14 #define QPHY_V5_PCS_UFS_TIMER_20US_CORECLK_STEPS_MSB 0x00c 15 #define QPHY_V5_PCS_UFS_TIMER_20US_CORECLK_STEPS_LSB 0x010 16 #define QPHY_V5_PCS_UFS_PLL_CNTL 0x02c 17 #define QPHY_V5_PCS_UFS_TX_LARGE_AMP_DRV_LVL 0x030 18 #define QPHY_V5_PCS_UFS_TX_SMALL_AMP_DRV_LVL 0x038 19 #define QPHY_V5_PCS_UFS_BIST_FIXED_PAT_CTRL 0x060 20 #define QPHY_V5_PCS_UFS_TX_HSGEAR_CAPABILITY 0x074 [all …]
|
/linux/drivers/thermal/tegra/ |
H A D | tegra124-soctherm.c | 23 #define TEGRA124_THERMTRIP_ANY_EN_MASK (0x1 << 28) 24 #define TEGRA124_THERMTRIP_MEM_EN_MASK (0x1 << 27) 25 #define TEGRA124_THERMTRIP_GPU_EN_MASK (0x1 << 26) 26 #define TEGRA124_THERMTRIP_CPU_EN_MASK (0x1 << 25) 27 #define TEGRA124_THERMTRIP_TSENSE_EN_MASK (0x1 << 24) 28 #define TEGRA124_THERMTRIP_GPUMEM_THRESH_MASK (0xff << 16) 29 #define TEGRA124_THERMTRIP_CPU_THRESH_MASK (0xff << 8) 30 #define TEGRA124_THERMTRIP_TSENSE_THRESH_MASK 0xff 32 #define TEGRA124_THERMCTL_LVL0_UP_THRESH_MASK (0xff << 17) 33 #define TEGRA124_THERMCTL_LVL0_DN_THRESH_MASK (0xff << 9) [all …]
|
H A D | tegra132-soctherm.c | 23 #define TEGRA132_THERMTRIP_ANY_EN_MASK (0x1 << 28) 24 #define TEGRA132_THERMTRIP_MEM_EN_MASK (0x1 << 27) 25 #define TEGRA132_THERMTRIP_GPU_EN_MASK (0x1 << 26) 26 #define TEGRA132_THERMTRIP_CPU_EN_MASK (0x1 << 25) 27 #define TEGRA132_THERMTRIP_TSENSE_EN_MASK (0x1 << 24) 28 #define TEGRA132_THERMTRIP_GPUMEM_THRESH_MASK (0xff << 16) 29 #define TEGRA132_THERMTRIP_CPU_THRESH_MASK (0xff << 8) 30 #define TEGRA132_THERMTRIP_TSENSE_THRESH_MASK 0xff 32 #define TEGRA132_THERMCTL_LVL0_UP_THRESH_MASK (0xff << 17) 33 #define TEGRA132_THERMCTL_LVL0_DN_THRESH_MASK (0xff << 9) [all …]
|
H A D | tegra210-soctherm.c | 24 #define TEGRA210_THERMTRIP_ANY_EN_MASK (0x1 << 31) 25 #define TEGRA210_THERMTRIP_MEM_EN_MASK (0x1 << 30) 26 #define TEGRA210_THERMTRIP_GPU_EN_MASK (0x1 << 29) 27 #define TEGRA210_THERMTRIP_CPU_EN_MASK (0x1 << 28) 28 #define TEGRA210_THERMTRIP_TSENSE_EN_MASK (0x1 << 27) 29 #define TEGRA210_THERMTRIP_GPUMEM_THRESH_MASK (0x1ff << 18) 30 #define TEGRA210_THERMTRIP_CPU_THRESH_MASK (0x1ff << 9) 31 #define TEGRA210_THERMTRIP_TSENSE_THRESH_MASK 0x1ff 33 #define TEGRA210_THERMCTL_LVL0_UP_THRESH_MASK (0x1ff << 18) 34 #define TEGRA210_THERMCTL_LVL0_DN_THRESH_MASK (0x1ff << 9) [all …]
|
/linux/drivers/clk/mstar/ |
H A D | clk-msc313-cpupll.c | 17 * 0x140 -- LPF low. Seems to store one half of the clock transition 18 * 0x144 / 19 * 0x148 -- LPF high. Seems to store one half of the clock transition 20 * 0x14c / 21 * 0x150 -- vendor code says "toggle lpf enable" 22 * 0x154 -- mu? 23 * 0x15c -- lpf_update_count? 24 * 0x160 -- vendor code says "switch to LPF". Clock source config? Register bank? 25 * 0x164 -- vendor code says "from low to high" which seems to mean transition from LPF low to 27 * 0x174 -- Seems to be the PLL lock status bit [all …]
|
/linux/arch/arm/include/debug/ |
H A D | dc21285.S | 14 .equ dc21285_high, ARMCSR_BASE & 0xff000000 15 .equ dc21285_low, ARMCSR_BASE & 0x00ffffff 21 mov \rp, #0 24 orr \rp, \rp, #0x42000000 28 str \rd, [\rx, #0x160] @ UARTDR 32 1001: ldr \rd, [\rx, #0x178] @ UARTFLG
|