1e848c2eaSWolfram Sang // SPDX-License-Identifier: GPL-2.0
2e4e2d7c3SGeert Uytterhoeven /*
32ba738d5SGeert Uytterhoeven * r8a7796 (R-Car M3-W/W+) Clock Pulse Generator / Module Standby and Software
42ba738d5SGeert Uytterhoeven * Reset
5e4e2d7c3SGeert Uytterhoeven *
62ba738d5SGeert Uytterhoeven * Copyright (C) 2016-2019 Glider bvba
72ba738d5SGeert Uytterhoeven * Copyright (C) 2018-2019 Renesas Electronics Corp.
8e4e2d7c3SGeert Uytterhoeven *
9e4e2d7c3SGeert Uytterhoeven * Based on r8a7795-cpg-mssr.c
10e4e2d7c3SGeert Uytterhoeven *
11e4e2d7c3SGeert Uytterhoeven * Copyright (C) 2015 Glider bvba
12e4e2d7c3SGeert Uytterhoeven * Copyright (C) 2015 Renesas Electronics Corp.
13e4e2d7c3SGeert Uytterhoeven */
14e4e2d7c3SGeert Uytterhoeven
15e4e2d7c3SGeert Uytterhoeven #include <linux/device.h>
16e4e2d7c3SGeert Uytterhoeven #include <linux/init.h>
17e4e2d7c3SGeert Uytterhoeven #include <linux/kernel.h>
182ba738d5SGeert Uytterhoeven #include <linux/of.h>
1905972d48SGeert Uytterhoeven #include <linux/soc/renesas/rcar-rst.h>
20e4e2d7c3SGeert Uytterhoeven
21e4e2d7c3SGeert Uytterhoeven #include <dt-bindings/clock/r8a7796-cpg-mssr.h>
22e4e2d7c3SGeert Uytterhoeven
23e4e2d7c3SGeert Uytterhoeven #include "renesas-cpg-mssr.h"
24e4e2d7c3SGeert Uytterhoeven #include "rcar-gen3-cpg.h"
25e4e2d7c3SGeert Uytterhoeven
26e4e2d7c3SGeert Uytterhoeven enum clk_ids {
27e4e2d7c3SGeert Uytterhoeven /* Core Clock Outputs exported to DT */
28e4e2d7c3SGeert Uytterhoeven LAST_DT_CORE_CLK = R8A7796_CLK_OSC,
29e4e2d7c3SGeert Uytterhoeven
30e4e2d7c3SGeert Uytterhoeven /* External Input Clocks */
31e4e2d7c3SGeert Uytterhoeven CLK_EXTAL,
32e4e2d7c3SGeert Uytterhoeven CLK_EXTALR,
33e4e2d7c3SGeert Uytterhoeven
34e4e2d7c3SGeert Uytterhoeven /* Internal Core Clocks */
35e4e2d7c3SGeert Uytterhoeven CLK_MAIN,
36e4e2d7c3SGeert Uytterhoeven CLK_PLL0,
37e4e2d7c3SGeert Uytterhoeven CLK_PLL1,
38e4e2d7c3SGeert Uytterhoeven CLK_PLL2,
39e4e2d7c3SGeert Uytterhoeven CLK_PLL3,
40e4e2d7c3SGeert Uytterhoeven CLK_PLL4,
41e4e2d7c3SGeert Uytterhoeven CLK_PLL1_DIV2,
42e4e2d7c3SGeert Uytterhoeven CLK_PLL1_DIV4,
43e4e2d7c3SGeert Uytterhoeven CLK_S0,
44e4e2d7c3SGeert Uytterhoeven CLK_S1,
45e4e2d7c3SGeert Uytterhoeven CLK_S2,
46e4e2d7c3SGeert Uytterhoeven CLK_S3,
47e4e2d7c3SGeert Uytterhoeven CLK_SDSRC,
48e4e2d7c3SGeert Uytterhoeven CLK_SSPSRC,
49715286f5SDirk Behme CLK_RPCSRC,
502570d400SGeert Uytterhoeven CLK_RINT,
51e4e2d7c3SGeert Uytterhoeven
52e4e2d7c3SGeert Uytterhoeven /* Module Clocks */
53e4e2d7c3SGeert Uytterhoeven MOD_CLK_BASE
54e4e2d7c3SGeert Uytterhoeven };
55e4e2d7c3SGeert Uytterhoeven
56e4e2d7c3SGeert Uytterhoeven static const struct cpg_core_clk r8a7796_core_clks[] __initconst = {
57e4e2d7c3SGeert Uytterhoeven /* External Clock Inputs */
58e4e2d7c3SGeert Uytterhoeven DEF_INPUT("extal", CLK_EXTAL),
59e4e2d7c3SGeert Uytterhoeven DEF_INPUT("extalr", CLK_EXTALR),
60e4e2d7c3SGeert Uytterhoeven
61e4e2d7c3SGeert Uytterhoeven /* Internal Core Clocks */
62e4e2d7c3SGeert Uytterhoeven DEF_BASE(".main", CLK_MAIN, CLK_TYPE_GEN3_MAIN, CLK_EXTAL),
63e4e2d7c3SGeert Uytterhoeven DEF_BASE(".pll0", CLK_PLL0, CLK_TYPE_GEN3_PLL0, CLK_MAIN),
64e4e2d7c3SGeert Uytterhoeven DEF_BASE(".pll1", CLK_PLL1, CLK_TYPE_GEN3_PLL1, CLK_MAIN),
65e4e2d7c3SGeert Uytterhoeven DEF_BASE(".pll2", CLK_PLL2, CLK_TYPE_GEN3_PLL2, CLK_MAIN),
66e4e2d7c3SGeert Uytterhoeven DEF_BASE(".pll3", CLK_PLL3, CLK_TYPE_GEN3_PLL3, CLK_MAIN),
67e4e2d7c3SGeert Uytterhoeven DEF_BASE(".pll4", CLK_PLL4, CLK_TYPE_GEN3_PLL4, CLK_MAIN),
68e4e2d7c3SGeert Uytterhoeven
69e4e2d7c3SGeert Uytterhoeven DEF_FIXED(".pll1_div2", CLK_PLL1_DIV2, CLK_PLL1, 2, 1),
70e4e2d7c3SGeert Uytterhoeven DEF_FIXED(".pll1_div4", CLK_PLL1_DIV4, CLK_PLL1_DIV2, 2, 1),
71e4e2d7c3SGeert Uytterhoeven DEF_FIXED(".s0", CLK_S0, CLK_PLL1_DIV2, 2, 1),
72e4e2d7c3SGeert Uytterhoeven DEF_FIXED(".s1", CLK_S1, CLK_PLL1_DIV2, 3, 1),
73e4e2d7c3SGeert Uytterhoeven DEF_FIXED(".s2", CLK_S2, CLK_PLL1_DIV2, 4, 1),
74e4e2d7c3SGeert Uytterhoeven DEF_FIXED(".s3", CLK_S3, CLK_PLL1_DIV2, 6, 1),
7507496981SSimon Horman DEF_FIXED(".sdsrc", CLK_SDSRC, CLK_PLL1_DIV2, 2, 1),
76715286f5SDirk Behme
77880c3fa3SGeert Uytterhoeven DEF_BASE(".rpcsrc", CLK_RPCSRC, CLK_TYPE_GEN3_RPCSRC, CLK_PLL1),
78e4e2d7c3SGeert Uytterhoeven
797b8b9a41SGeert Uytterhoeven DEF_GEN3_OSC(".r", CLK_RINT, CLK_EXTAL, 32),
80fdb78a8cSGeert Uytterhoeven
81e4e2d7c3SGeert Uytterhoeven /* Core Clock Outputs */
8210d9ea51SSimon Horman DEF_GEN3_Z("z", R8A7796_CLK_Z, CLK_TYPE_GEN3_Z, CLK_PLL0, 2, 8),
83e0836e36SSimon Horman DEF_GEN3_Z("z2", R8A7796_CLK_Z2, CLK_TYPE_GEN3_Z, CLK_PLL2, 2, 0),
84fd177b9aSGeert Uytterhoeven DEF_GEN3_Z("zg", R8A7796_CLK_ZG, CLK_TYPE_GEN3_ZG, CLK_PLL4, 4, 24),
85e4e2d7c3SGeert Uytterhoeven DEF_FIXED("ztr", R8A7796_CLK_ZTR, CLK_PLL1_DIV2, 6, 1),
86e4e2d7c3SGeert Uytterhoeven DEF_FIXED("ztrd2", R8A7796_CLK_ZTRD2, CLK_PLL1_DIV2, 12, 1),
87e4e2d7c3SGeert Uytterhoeven DEF_FIXED("zt", R8A7796_CLK_ZT, CLK_PLL1_DIV2, 4, 1),
88e4e2d7c3SGeert Uytterhoeven DEF_FIXED("zx", R8A7796_CLK_ZX, CLK_PLL1_DIV2, 2, 1),
89e4e2d7c3SGeert Uytterhoeven DEF_FIXED("s0d1", R8A7796_CLK_S0D1, CLK_S0, 1, 1),
90e4e2d7c3SGeert Uytterhoeven DEF_FIXED("s0d2", R8A7796_CLK_S0D2, CLK_S0, 2, 1),
91e4e2d7c3SGeert Uytterhoeven DEF_FIXED("s0d3", R8A7796_CLK_S0D3, CLK_S0, 3, 1),
92e4e2d7c3SGeert Uytterhoeven DEF_FIXED("s0d4", R8A7796_CLK_S0D4, CLK_S0, 4, 1),
93e4e2d7c3SGeert Uytterhoeven DEF_FIXED("s0d6", R8A7796_CLK_S0D6, CLK_S0, 6, 1),
94e4e2d7c3SGeert Uytterhoeven DEF_FIXED("s0d8", R8A7796_CLK_S0D8, CLK_S0, 8, 1),
95e4e2d7c3SGeert Uytterhoeven DEF_FIXED("s0d12", R8A7796_CLK_S0D12, CLK_S0, 12, 1),
96e4e2d7c3SGeert Uytterhoeven DEF_FIXED("s1d1", R8A7796_CLK_S1D1, CLK_S1, 1, 1),
97e4e2d7c3SGeert Uytterhoeven DEF_FIXED("s1d2", R8A7796_CLK_S1D2, CLK_S1, 2, 1),
98e4e2d7c3SGeert Uytterhoeven DEF_FIXED("s1d4", R8A7796_CLK_S1D4, CLK_S1, 4, 1),
99e4e2d7c3SGeert Uytterhoeven DEF_FIXED("s2d1", R8A7796_CLK_S2D1, CLK_S2, 1, 1),
100e4e2d7c3SGeert Uytterhoeven DEF_FIXED("s2d2", R8A7796_CLK_S2D2, CLK_S2, 2, 1),
101e4e2d7c3SGeert Uytterhoeven DEF_FIXED("s2d4", R8A7796_CLK_S2D4, CLK_S2, 4, 1),
102e4e2d7c3SGeert Uytterhoeven DEF_FIXED("s3d1", R8A7796_CLK_S3D1, CLK_S3, 1, 1),
103e4e2d7c3SGeert Uytterhoeven DEF_FIXED("s3d2", R8A7796_CLK_S3D2, CLK_S3, 2, 1),
104e4e2d7c3SGeert Uytterhoeven DEF_FIXED("s3d4", R8A7796_CLK_S3D4, CLK_S3, 4, 1),
105e4e2d7c3SGeert Uytterhoeven
1061abd0448SWolfram Sang DEF_GEN3_SDH("sd0h", R8A7796_CLK_SD0H, CLK_SDSRC, 0x074),
1071abd0448SWolfram Sang DEF_GEN3_SDH("sd1h", R8A7796_CLK_SD1H, CLK_SDSRC, 0x078),
1081abd0448SWolfram Sang DEF_GEN3_SDH("sd2h", R8A7796_CLK_SD2H, CLK_SDSRC, 0x268),
1091abd0448SWolfram Sang DEF_GEN3_SDH("sd3h", R8A7796_CLK_SD3H, CLK_SDSRC, 0x26c),
1101abd0448SWolfram Sang DEF_GEN3_SD("sd0", R8A7796_CLK_SD0, R8A7796_CLK_SD0H, 0x074),
1111abd0448SWolfram Sang DEF_GEN3_SD("sd1", R8A7796_CLK_SD1, R8A7796_CLK_SD1H, 0x078),
1121abd0448SWolfram Sang DEF_GEN3_SD("sd2", R8A7796_CLK_SD2, R8A7796_CLK_SD2H, 0x268),
1131abd0448SWolfram Sang DEF_GEN3_SD("sd3", R8A7796_CLK_SD3, R8A7796_CLK_SD3H, 0x26c),
11407496981SSimon Horman
115880c3fa3SGeert Uytterhoeven DEF_BASE("rpc", R8A7796_CLK_RPC, CLK_TYPE_GEN3_RPC, CLK_RPCSRC),
116880c3fa3SGeert Uytterhoeven DEF_BASE("rpcd2", R8A7796_CLK_RPCD2, CLK_TYPE_GEN3_RPCD2, R8A7796_CLK_RPC),
117880c3fa3SGeert Uytterhoeven
118e4e2d7c3SGeert Uytterhoeven DEF_FIXED("cl", R8A7796_CLK_CL, CLK_PLL1_DIV2, 48, 1),
1196e26901aSGeert Uytterhoeven DEF_FIXED("cr", R8A7796_CLK_CR, CLK_PLL1_DIV4, 2, 1),
120e4e2d7c3SGeert Uytterhoeven DEF_FIXED("cp", R8A7796_CLK_CP, CLK_EXTAL, 2, 1),
121f51389cbSGeert Uytterhoeven DEF_FIXED("cpex", R8A7796_CLK_CPEX, CLK_EXTAL, 2, 1),
1222570d400SGeert Uytterhoeven
1239e620beeSChris Paterson DEF_DIV6P1("canfd", R8A7796_CLK_CANFD, CLK_PLL1_DIV4, 0x244),
1245fccac6dSNiklas Söderlund DEF_DIV6P1("csi0", R8A7796_CLK_CSI0, CLK_PLL1_DIV4, 0x00c),
125e6bdf28eSHiromitsu Yamasaki DEF_DIV6P1("mso", R8A7796_CLK_MSO, CLK_PLL1_DIV4, 0x014),
12612390605SKoji Matsuoka DEF_DIV6P1("hdmi", R8A7796_CLK_HDMI, CLK_PLL1_DIV4, 0x250),
1275fccac6dSNiklas Söderlund
1287b8b9a41SGeert Uytterhoeven DEF_GEN3_OSC("osc", R8A7796_CLK_OSC, CLK_EXTAL, 8),
1292570d400SGeert Uytterhoeven
1302570d400SGeert Uytterhoeven DEF_BASE("r", R8A7796_CLK_R, CLK_TYPE_GEN3_R, CLK_RINT),
131e4e2d7c3SGeert Uytterhoeven };
132e4e2d7c3SGeert Uytterhoeven
1332ba738d5SGeert Uytterhoeven static struct mssr_mod_clk r8a7796_mod_clks[] __initdata = {
134fd177b9aSGeert Uytterhoeven DEF_MOD("3dge", 112, R8A7796_CLK_ZG),
135a115f636SABE Hiroshige DEF_MOD("fdp1-0", 119, R8A7796_CLK_S0D1),
136a26edd3dSNiklas Söderlund DEF_MOD("tmu4", 121, R8A7796_CLK_S0D6),
137a26edd3dSNiklas Söderlund DEF_MOD("tmu3", 122, R8A7796_CLK_S3D2),
138a26edd3dSNiklas Söderlund DEF_MOD("tmu2", 123, R8A7796_CLK_S3D2),
139a26edd3dSNiklas Söderlund DEF_MOD("tmu1", 124, R8A7796_CLK_S3D2),
140a26edd3dSNiklas Söderlund DEF_MOD("tmu0", 125, R8A7796_CLK_CP),
141951456c3SUlrich Hecht DEF_MOD("scif5", 202, R8A7796_CLK_S3D4),
142951456c3SUlrich Hecht DEF_MOD("scif4", 203, R8A7796_CLK_S3D4),
143951456c3SUlrich Hecht DEF_MOD("scif3", 204, R8A7796_CLK_S3D4),
144951456c3SUlrich Hecht DEF_MOD("scif1", 206, R8A7796_CLK_S3D4),
145951456c3SUlrich Hecht DEF_MOD("scif0", 207, R8A7796_CLK_S3D4),
146e6bdf28eSHiromitsu Yamasaki DEF_MOD("msiof3", 208, R8A7796_CLK_MSO),
147e6bdf28eSHiromitsu Yamasaki DEF_MOD("msiof2", 209, R8A7796_CLK_MSO),
148e6bdf28eSHiromitsu Yamasaki DEF_MOD("msiof1", 210, R8A7796_CLK_MSO),
149e6bdf28eSHiromitsu Yamasaki DEF_MOD("msiof0", 211, R8A7796_CLK_MSO),
1503c772f71STakeshi Kihara DEF_MOD("sys-dmac2", 217, R8A7796_CLK_S3D1),
1513c772f71STakeshi Kihara DEF_MOD("sys-dmac1", 218, R8A7796_CLK_S3D1),
152cf8fe97cSUlrich Hecht DEF_MOD("sys-dmac0", 219, R8A7796_CLK_S0D3),
1536e26901aSGeert Uytterhoeven DEF_MOD("sceg-pub", 229, R8A7796_CLK_CR),
1545fad71f5SBui Duc Phuc DEF_MOD("cmt3", 300, R8A7796_CLK_R),
1555fad71f5SBui Duc Phuc DEF_MOD("cmt2", 301, R8A7796_CLK_R),
1565fad71f5SBui Duc Phuc DEF_MOD("cmt1", 302, R8A7796_CLK_R),
1575fad71f5SBui Duc Phuc DEF_MOD("cmt0", 303, R8A7796_CLK_R),
15854bbb665SCao Van Dong DEF_MOD("tpu0", 304, R8A7796_CLK_S3D4),
159e4e2d7c3SGeert Uytterhoeven DEF_MOD("scif2", 310, R8A7796_CLK_S3D4),
16007496981SSimon Horman DEF_MOD("sdif3", 311, R8A7796_CLK_SD3),
16107496981SSimon Horman DEF_MOD("sdif2", 312, R8A7796_CLK_SD2),
16207496981SSimon Horman DEF_MOD("sdif1", 313, R8A7796_CLK_SD1),
16307496981SSimon Horman DEF_MOD("sdif0", 314, R8A7796_CLK_SD0),
1649097f5e3SHarunobu Kurokawa DEF_MOD("pcie1", 318, R8A7796_CLK_S3D1),
1659097f5e3SHarunobu Kurokawa DEF_MOD("pcie0", 319, R8A7796_CLK_S3D1),
166c29f8295SHiromitsu Yamasaki DEF_MOD("usb3-if0", 328, R8A7796_CLK_S3D1),
1677cb1ce26SHiromitsu Yamasaki DEF_MOD("usb-dmac0", 330, R8A7796_CLK_S3D1),
1687cb1ce26SHiromitsu Yamasaki DEF_MOD("usb-dmac1", 331, R8A7796_CLK_S3D1),
16989aa58a3SGeert Uytterhoeven DEF_MOD("rwdt", 402, R8A7796_CLK_R),
1708a187f0cSTakeshi Kihara DEF_MOD("intc-ex", 407, R8A7796_CLK_CP),
1716e7ddf89SGeert Uytterhoeven DEF_MOD("intc-ap", 408, R8A7796_CLK_S0D3),
172b9df2ea2STakeshi Kihara DEF_MOD("audmac1", 501, R8A7796_CLK_S1D2),
173b9df2ea2STakeshi Kihara DEF_MOD("audmac0", 502, R8A7796_CLK_S1D2),
1743c14505cSTakeshi Kihara DEF_MOD("drif31", 508, R8A7796_CLK_S3D2),
1753c14505cSTakeshi Kihara DEF_MOD("drif30", 509, R8A7796_CLK_S3D2),
1763c14505cSTakeshi Kihara DEF_MOD("drif21", 510, R8A7796_CLK_S3D2),
1773c14505cSTakeshi Kihara DEF_MOD("drif20", 511, R8A7796_CLK_S3D2),
1783c14505cSTakeshi Kihara DEF_MOD("drif11", 512, R8A7796_CLK_S3D2),
1793c14505cSTakeshi Kihara DEF_MOD("drif10", 513, R8A7796_CLK_S3D2),
1803c14505cSTakeshi Kihara DEF_MOD("drif01", 514, R8A7796_CLK_S3D2),
1813c14505cSTakeshi Kihara DEF_MOD("drif00", 515, R8A7796_CLK_S3D2),
18228aa8319SUlrich Hecht DEF_MOD("hscif4", 516, R8A7796_CLK_S3D1),
18328aa8319SUlrich Hecht DEF_MOD("hscif3", 517, R8A7796_CLK_S3D1),
18428aa8319SUlrich Hecht DEF_MOD("hscif2", 518, R8A7796_CLK_S3D1),
18528aa8319SUlrich Hecht DEF_MOD("hscif1", 519, R8A7796_CLK_S3D1),
18628aa8319SUlrich Hecht DEF_MOD("hscif0", 520, R8A7796_CLK_S3D1),
1875086b0d6SKhiem Nguyen DEF_MOD("thermal", 522, R8A7796_CLK_CP),
188a0b381faSRyo Kodama DEF_MOD("pwm", 523, R8A7796_CLK_S0D12),
189f4407a6eSLaurent Pinchart DEF_MOD("fcpvd2", 601, R8A7796_CLK_S0D2),
190f4407a6eSLaurent Pinchart DEF_MOD("fcpvd1", 602, R8A7796_CLK_S0D2),
191f4407a6eSLaurent Pinchart DEF_MOD("fcpvd0", 603, R8A7796_CLK_S0D2),
192f4407a6eSLaurent Pinchart DEF_MOD("fcpvb0", 607, R8A7796_CLK_S0D1),
193f4407a6eSLaurent Pinchart DEF_MOD("fcpvi0", 611, R8A7796_CLK_S0D1),
194f4407a6eSLaurent Pinchart DEF_MOD("fcpf0", 615, R8A7796_CLK_S0D1),
195f4407a6eSLaurent Pinchart DEF_MOD("fcpci0", 617, R8A7796_CLK_S0D2),
196f4407a6eSLaurent Pinchart DEF_MOD("fcpcs", 619, R8A7796_CLK_S0D2),
19788ddc1f8SLaurent Pinchart DEF_MOD("vspd2", 621, R8A7796_CLK_S0D2),
19888ddc1f8SLaurent Pinchart DEF_MOD("vspd1", 622, R8A7796_CLK_S0D2),
19988ddc1f8SLaurent Pinchart DEF_MOD("vspd0", 623, R8A7796_CLK_S0D2),
20088ddc1f8SLaurent Pinchart DEF_MOD("vspb", 626, R8A7796_CLK_S0D1),
20188ddc1f8SLaurent Pinchart DEF_MOD("vspi0", 631, R8A7796_CLK_S0D1),
2028d36fdccSKazuya Mizuguchi DEF_MOD("ehci1", 702, R8A7796_CLK_S3D2),
2038d36fdccSKazuya Mizuguchi DEF_MOD("ehci0", 703, R8A7796_CLK_S3D2),
204c2182095SKazuya Mizuguchi DEF_MOD("hsusb", 704, R8A7796_CLK_S3D2),
205e7f30c25SJacopo Mondi DEF_MOD("cmm2", 709, R8A7796_CLK_S2D1),
206e7f30c25SJacopo Mondi DEF_MOD("cmm1", 710, R8A7796_CLK_S2D1),
207e7f30c25SJacopo Mondi DEF_MOD("cmm0", 711, R8A7796_CLK_S2D1),
2085fccac6dSNiklas Söderlund DEF_MOD("csi20", 714, R8A7796_CLK_CSI0),
2095fccac6dSNiklas Söderlund DEF_MOD("csi40", 716, R8A7796_CLK_CSI0),
210dbdcc4f9SLaurent Pinchart DEF_MOD("du2", 722, R8A7796_CLK_S2D1),
211dbdcc4f9SLaurent Pinchart DEF_MOD("du1", 723, R8A7796_CLK_S2D1),
212dbdcc4f9SLaurent Pinchart DEF_MOD("du0", 724, R8A7796_CLK_S2D1),
213dbdcc4f9SLaurent Pinchart DEF_MOD("lvds", 727, R8A7796_CLK_S2D1),
21412390605SKoji Matsuoka DEF_MOD("hdmi0", 729, R8A7796_CLK_HDMI),
2152bd9feedSAndrey Gusakov DEF_MOD("mlp", 802, R8A7796_CLK_S2D1),
216e6e35586SNiklas Söderlund DEF_MOD("vin7", 804, R8A7796_CLK_S0D2),
217e6e35586SNiklas Söderlund DEF_MOD("vin6", 805, R8A7796_CLK_S0D2),
218e6e35586SNiklas Söderlund DEF_MOD("vin5", 806, R8A7796_CLK_S0D2),
219e6e35586SNiklas Söderlund DEF_MOD("vin4", 807, R8A7796_CLK_S0D2),
220e6e35586SNiklas Söderlund DEF_MOD("vin3", 808, R8A7796_CLK_S0D2),
221e6e35586SNiklas Söderlund DEF_MOD("vin2", 809, R8A7796_CLK_S0D2),
222e6e35586SNiklas Söderlund DEF_MOD("vin1", 810, R8A7796_CLK_S0D2),
223e6e35586SNiklas Söderlund DEF_MOD("vin0", 811, R8A7796_CLK_S0D2),
2245576df81SLaurent Pinchart DEF_MOD("etheravb", 812, R8A7796_CLK_S0D6),
2256c8a9312SSergei Shtylyov DEF_MOD("imr1", 822, R8A7796_CLK_S0D2),
2266c8a9312SSergei Shtylyov DEF_MOD("imr0", 823, R8A7796_CLK_S0D2),
2274e09508aSTakeshi Kihara DEF_MOD("gpio7", 905, R8A7796_CLK_S3D4),
2284e09508aSTakeshi Kihara DEF_MOD("gpio6", 906, R8A7796_CLK_S3D4),
2294e09508aSTakeshi Kihara DEF_MOD("gpio5", 907, R8A7796_CLK_S3D4),
2304e09508aSTakeshi Kihara DEF_MOD("gpio4", 908, R8A7796_CLK_S3D4),
2314e09508aSTakeshi Kihara DEF_MOD("gpio3", 909, R8A7796_CLK_S3D4),
2324e09508aSTakeshi Kihara DEF_MOD("gpio2", 910, R8A7796_CLK_S3D4),
2334e09508aSTakeshi Kihara DEF_MOD("gpio1", 911, R8A7796_CLK_S3D4),
2344e09508aSTakeshi Kihara DEF_MOD("gpio0", 912, R8A7796_CLK_S3D4),
2350ece46c2SChris Paterson DEF_MOD("can-fd", 914, R8A7796_CLK_S3D2),
236e00d20c9SChris Paterson DEF_MOD("can-if1", 915, R8A7796_CLK_S3D4),
237e00d20c9SChris Paterson DEF_MOD("can-if0", 916, R8A7796_CLK_S3D4),
238715286f5SDirk Behme DEF_MOD("rpc-if", 917, R8A7796_CLK_RPCD2),
239878f8baaSUlrich Hecht DEF_MOD("i2c6", 918, R8A7796_CLK_S0D6),
240878f8baaSUlrich Hecht DEF_MOD("i2c5", 919, R8A7796_CLK_S0D6),
241*708cb698SKuninori Morimoto DEF_MOD("adg", 922, R8A7796_CLK_S0D4),
242d963654eSKhiem Nguyen DEF_MOD("i2c-dvfs", 926, R8A7796_CLK_CP),
243878f8baaSUlrich Hecht DEF_MOD("i2c4", 927, R8A7796_CLK_S0D6),
244878f8baaSUlrich Hecht DEF_MOD("i2c3", 928, R8A7796_CLK_S0D6),
245878f8baaSUlrich Hecht DEF_MOD("i2c2", 929, R8A7796_CLK_S3D2),
246878f8baaSUlrich Hecht DEF_MOD("i2c1", 930, R8A7796_CLK_S3D2),
247878f8baaSUlrich Hecht DEF_MOD("i2c0", 931, R8A7796_CLK_S3D2),
2488fe35742SKazuya Mizuguchi DEF_MOD("ssi-all", 1005, R8A7796_CLK_S3D4),
2498fe35742SKazuya Mizuguchi DEF_MOD("ssi9", 1006, MOD_CLK_ID(1005)),
2508fe35742SKazuya Mizuguchi DEF_MOD("ssi8", 1007, MOD_CLK_ID(1005)),
2518fe35742SKazuya Mizuguchi DEF_MOD("ssi7", 1008, MOD_CLK_ID(1005)),
2528fe35742SKazuya Mizuguchi DEF_MOD("ssi6", 1009, MOD_CLK_ID(1005)),
2538fe35742SKazuya Mizuguchi DEF_MOD("ssi5", 1010, MOD_CLK_ID(1005)),
2548fe35742SKazuya Mizuguchi DEF_MOD("ssi4", 1011, MOD_CLK_ID(1005)),
2558fe35742SKazuya Mizuguchi DEF_MOD("ssi3", 1012, MOD_CLK_ID(1005)),
2568fe35742SKazuya Mizuguchi DEF_MOD("ssi2", 1013, MOD_CLK_ID(1005)),
2578fe35742SKazuya Mizuguchi DEF_MOD("ssi1", 1014, MOD_CLK_ID(1005)),
2588fe35742SKazuya Mizuguchi DEF_MOD("ssi0", 1015, MOD_CLK_ID(1005)),
259df42e584SKazuya Mizuguchi DEF_MOD("scu-all", 1017, R8A7796_CLK_S3D4),
26060c2db76SKazuya Mizuguchi DEF_MOD("scu-dvc1", 1018, MOD_CLK_ID(1017)),
26160c2db76SKazuya Mizuguchi DEF_MOD("scu-dvc0", 1019, MOD_CLK_ID(1017)),
262df42e584SKazuya Mizuguchi DEF_MOD("scu-ctu1-mix1", 1020, MOD_CLK_ID(1017)),
263df42e584SKazuya Mizuguchi DEF_MOD("scu-ctu0-mix0", 1021, MOD_CLK_ID(1017)),
264df42e584SKazuya Mizuguchi DEF_MOD("scu-src9", 1022, MOD_CLK_ID(1017)),
265df42e584SKazuya Mizuguchi DEF_MOD("scu-src8", 1023, MOD_CLK_ID(1017)),
266df42e584SKazuya Mizuguchi DEF_MOD("scu-src7", 1024, MOD_CLK_ID(1017)),
267df42e584SKazuya Mizuguchi DEF_MOD("scu-src6", 1025, MOD_CLK_ID(1017)),
268df42e584SKazuya Mizuguchi DEF_MOD("scu-src5", 1026, MOD_CLK_ID(1017)),
269df42e584SKazuya Mizuguchi DEF_MOD("scu-src4", 1027, MOD_CLK_ID(1017)),
270df42e584SKazuya Mizuguchi DEF_MOD("scu-src3", 1028, MOD_CLK_ID(1017)),
271df42e584SKazuya Mizuguchi DEF_MOD("scu-src2", 1029, MOD_CLK_ID(1017)),
272df42e584SKazuya Mizuguchi DEF_MOD("scu-src1", 1030, MOD_CLK_ID(1017)),
273df42e584SKazuya Mizuguchi DEF_MOD("scu-src0", 1031, MOD_CLK_ID(1017)),
274e4e2d7c3SGeert Uytterhoeven };
275e4e2d7c3SGeert Uytterhoeven
276e4e2d7c3SGeert Uytterhoeven static const unsigned int r8a7796_crit_mod_clks[] __initconst = {
277f23f1101SUlrich Hecht MOD_CLK_ID(402), /* RWDT */
278e4e2d7c3SGeert Uytterhoeven MOD_CLK_ID(408), /* INTC-AP (GIC) */
279e4e2d7c3SGeert Uytterhoeven };
280e4e2d7c3SGeert Uytterhoeven
281e4e2d7c3SGeert Uytterhoeven /*
282e4e2d7c3SGeert Uytterhoeven * CPG Clock Data
283e4e2d7c3SGeert Uytterhoeven */
284e4e2d7c3SGeert Uytterhoeven
285e4e2d7c3SGeert Uytterhoeven /*
2867b8b9a41SGeert Uytterhoeven * MD EXTAL PLL0 PLL1 PLL2 PLL3 PLL4 OSC
287e4e2d7c3SGeert Uytterhoeven * 14 13 19 17 (MHz)
2887b8b9a41SGeert Uytterhoeven *-------------------------------------------------------------------------
2897b8b9a41SGeert Uytterhoeven * 0 0 0 0 16.66 x 1 x180 x192 x144 x192 x144 /16
2907b8b9a41SGeert Uytterhoeven * 0 0 0 1 16.66 x 1 x180 x192 x144 x128 x144 /16
291e4e2d7c3SGeert Uytterhoeven * 0 0 1 0 Prohibited setting
2927b8b9a41SGeert Uytterhoeven * 0 0 1 1 16.66 x 1 x180 x192 x144 x192 x144 /16
2937b8b9a41SGeert Uytterhoeven * 0 1 0 0 20 x 1 x150 x160 x120 x160 x120 /19
2947b8b9a41SGeert Uytterhoeven * 0 1 0 1 20 x 1 x150 x160 x120 x106 x120 /19
295e4e2d7c3SGeert Uytterhoeven * 0 1 1 0 Prohibited setting
2967b8b9a41SGeert Uytterhoeven * 0 1 1 1 20 x 1 x150 x160 x120 x160 x120 /19
2977b8b9a41SGeert Uytterhoeven * 1 0 0 0 25 x 1 x120 x128 x96 x128 x96 /24
2987b8b9a41SGeert Uytterhoeven * 1 0 0 1 25 x 1 x120 x128 x96 x84 x96 /24
299e4e2d7c3SGeert Uytterhoeven * 1 0 1 0 Prohibited setting
3007b8b9a41SGeert Uytterhoeven * 1 0 1 1 25 x 1 x120 x128 x96 x128 x96 /24
3017b8b9a41SGeert Uytterhoeven * 1 1 0 0 33.33 / 2 x180 x192 x144 x192 x144 /32
3027b8b9a41SGeert Uytterhoeven * 1 1 0 1 33.33 / 2 x180 x192 x144 x128 x144 /32
303e4e2d7c3SGeert Uytterhoeven * 1 1 1 0 Prohibited setting
3047b8b9a41SGeert Uytterhoeven * 1 1 1 1 33.33 / 2 x180 x192 x144 x192 x144 /32
305e4e2d7c3SGeert Uytterhoeven */
306e4e2d7c3SGeert Uytterhoeven #define CPG_PLL_CONFIG_INDEX(md) ((((md) & BIT(14)) >> 11) | \
307e4e2d7c3SGeert Uytterhoeven (((md) & BIT(13)) >> 11) | \
308e4e2d7c3SGeert Uytterhoeven (((md) & BIT(19)) >> 18) | \
309e4e2d7c3SGeert Uytterhoeven (((md) & BIT(17)) >> 17))
310e4e2d7c3SGeert Uytterhoeven
311e4e2d7c3SGeert Uytterhoeven static const struct rcar_gen3_cpg_pll_config cpg_pll_configs[16] __initconst = {
3127b8b9a41SGeert Uytterhoeven /* EXTAL div PLL1 mult/div PLL3 mult/div OSC prediv */
3137b8b9a41SGeert Uytterhoeven { 1, 192, 1, 192, 1, 16, },
3147b8b9a41SGeert Uytterhoeven { 1, 192, 1, 128, 1, 16, },
315e4e2d7c3SGeert Uytterhoeven { 0, /* Prohibited setting */ },
3167b8b9a41SGeert Uytterhoeven { 1, 192, 1, 192, 1, 16, },
3177b8b9a41SGeert Uytterhoeven { 1, 160, 1, 160, 1, 19, },
3187b8b9a41SGeert Uytterhoeven { 1, 160, 1, 106, 1, 19, },
319e4e2d7c3SGeert Uytterhoeven { 0, /* Prohibited setting */ },
3207b8b9a41SGeert Uytterhoeven { 1, 160, 1, 160, 1, 19, },
3217b8b9a41SGeert Uytterhoeven { 1, 128, 1, 128, 1, 24, },
3227b8b9a41SGeert Uytterhoeven { 1, 128, 1, 84, 1, 24, },
323e4e2d7c3SGeert Uytterhoeven { 0, /* Prohibited setting */ },
3247b8b9a41SGeert Uytterhoeven { 1, 128, 1, 128, 1, 24, },
3257b8b9a41SGeert Uytterhoeven { 2, 192, 1, 192, 1, 32, },
3267b8b9a41SGeert Uytterhoeven { 2, 192, 1, 128, 1, 32, },
327e4e2d7c3SGeert Uytterhoeven { 0, /* Prohibited setting */ },
3287b8b9a41SGeert Uytterhoeven { 2, 192, 1, 192, 1, 32, },
329e4e2d7c3SGeert Uytterhoeven };
330e4e2d7c3SGeert Uytterhoeven
3312ba738d5SGeert Uytterhoeven /*
3322ba738d5SGeert Uytterhoeven * Fixups for R-Car M3-W+
3332ba738d5SGeert Uytterhoeven */
3342ba738d5SGeert Uytterhoeven
3352ba738d5SGeert Uytterhoeven static const unsigned int r8a77961_mod_nullify[] __initconst = {
3362ba738d5SGeert Uytterhoeven MOD_CLK_ID(617), /* FCPCI0 */
3372ba738d5SGeert Uytterhoeven };
3382ba738d5SGeert Uytterhoeven
r8a7796_cpg_mssr_init(struct device * dev)339e4e2d7c3SGeert Uytterhoeven static int __init r8a7796_cpg_mssr_init(struct device *dev)
340e4e2d7c3SGeert Uytterhoeven {
341e4e2d7c3SGeert Uytterhoeven const struct rcar_gen3_cpg_pll_config *cpg_pll_config;
34205972d48SGeert Uytterhoeven u32 cpg_mode;
34305972d48SGeert Uytterhoeven int error;
34405972d48SGeert Uytterhoeven
34505972d48SGeert Uytterhoeven error = rcar_rst_read_mode_pins(&cpg_mode);
34605972d48SGeert Uytterhoeven if (error)
34705972d48SGeert Uytterhoeven return error;
348e4e2d7c3SGeert Uytterhoeven
349e4e2d7c3SGeert Uytterhoeven cpg_pll_config = &cpg_pll_configs[CPG_PLL_CONFIG_INDEX(cpg_mode)];
350e4e2d7c3SGeert Uytterhoeven if (!cpg_pll_config->extal_div) {
351e4e2d7c3SGeert Uytterhoeven dev_err(dev, "Prohibited setting (cpg_mode=0x%x)\n", cpg_mode);
352e4e2d7c3SGeert Uytterhoeven return -EINVAL;
353e4e2d7c3SGeert Uytterhoeven }
354e4e2d7c3SGeert Uytterhoeven
3552ba738d5SGeert Uytterhoeven if (of_device_is_compatible(dev->of_node, "renesas,r8a77961-cpg-mssr"))
3562ba738d5SGeert Uytterhoeven mssr_mod_nullify(r8a7796_mod_clks,
3572ba738d5SGeert Uytterhoeven ARRAY_SIZE(r8a7796_mod_clks),
3582ba738d5SGeert Uytterhoeven r8a77961_mod_nullify,
3592ba738d5SGeert Uytterhoeven ARRAY_SIZE(r8a77961_mod_nullify));
3602ba738d5SGeert Uytterhoeven
3615f3a432aSGeert Uytterhoeven return rcar_gen3_cpg_init(cpg_pll_config, CLK_EXTALR, cpg_mode);
362e4e2d7c3SGeert Uytterhoeven }
363e4e2d7c3SGeert Uytterhoeven
364e4e2d7c3SGeert Uytterhoeven const struct cpg_mssr_info r8a7796_cpg_mssr_info __initconst = {
365e4e2d7c3SGeert Uytterhoeven /* Core Clocks */
366e4e2d7c3SGeert Uytterhoeven .core_clks = r8a7796_core_clks,
367e4e2d7c3SGeert Uytterhoeven .num_core_clks = ARRAY_SIZE(r8a7796_core_clks),
368e4e2d7c3SGeert Uytterhoeven .last_dt_core_clk = LAST_DT_CORE_CLK,
369e4e2d7c3SGeert Uytterhoeven .num_total_core_clks = MOD_CLK_BASE,
370e4e2d7c3SGeert Uytterhoeven
371e4e2d7c3SGeert Uytterhoeven /* Module Clocks */
372e4e2d7c3SGeert Uytterhoeven .mod_clks = r8a7796_mod_clks,
373e4e2d7c3SGeert Uytterhoeven .num_mod_clks = ARRAY_SIZE(r8a7796_mod_clks),
374e4e2d7c3SGeert Uytterhoeven .num_hw_mod_clks = 12 * 32,
375e4e2d7c3SGeert Uytterhoeven
376e4e2d7c3SGeert Uytterhoeven /* Critical Module Clocks */
377e4e2d7c3SGeert Uytterhoeven .crit_mod_clks = r8a7796_crit_mod_clks,
378e4e2d7c3SGeert Uytterhoeven .num_crit_mod_clks = ARRAY_SIZE(r8a7796_crit_mod_clks),
379e4e2d7c3SGeert Uytterhoeven
380e4e2d7c3SGeert Uytterhoeven /* Callbacks */
381e4e2d7c3SGeert Uytterhoeven .init = r8a7796_cpg_mssr_init,
382e4e2d7c3SGeert Uytterhoeven .cpg_clk_register = rcar_gen3_cpg_clk_register,
383e4e2d7c3SGeert Uytterhoeven };
384