| /freebsd/sys/contrib/device-tree/src/arm64/hisilicon/ |
| H A D | hikey970-pinctrl.dtsi | 16 reg = <0x0 0xe896c000 0x0 0x72c>; 18 #gpio-range-cells = <0x3>; 19 pinctrl-single,register-width = <0x20>; 20 pinctrl-single,function-mask = <0x7>; 22 pinctrl-single,gpio-range = <&range 0 82 0>; 26 0x054 MUX_M2 /* UART0_RXD */ 27 0x058 MUX_M2 /* UART0_TXD */ 33 0x700 MUX_M2 /* UART2_CTS_N */ 34 0x704 MUX_M2 /* UART2_RTS_N */ 35 0x708 MUX_M2 /* UART2_RXD */ [all …]
|
| H A D | poplar-pinctrl.dtsi | 21 0x000 MUX_M2 22 0x004 MUX_M2 23 0x008 MUX_M2 24 0x00c MUX_M2 25 0x010 MUX_M2 26 0x014 MUX_M2 27 0x018 MUX_M2 28 0x01c MUX_M2 29 0x024 MUX_M2 32 PINCTRL_PULLDOWN(0, 1, 0, 1) [all …]
|
| /freebsd/sys/contrib/device-tree/src/arm/nxp/imx/ |
| H A D | imxrt1170-pinfunc.h | 10 #define IMX_PAD_SION 0x40000000 17 #define IOMUXC_GPIO_LPSR_00_FLEXCAN3_TX 0x000 0x040 0x0 0x0 0x0 18 #define IOMUXC_GPIO_LPSR_00_MIC_CLK 0x000 0x040 0x0 0x1 0x0 19 #define IOMUXC_GPIO_LPSR_00_MQS_RIGHT 0x000 0x040 0x0 0x2 0x0 20 #define IOMUXC_GPIO_LPSR_00_ARM_CM4_EVENTO 0x000 0x040 0x0 0x3 0x0 21 #define IOMUXC_GPIO_LPSR_00_GPIO_MUX6_IO00 0x000 0x040 0x0 0x5 0x0 22 #define IOMUXC_GPIO_LPSR_00_LPUART12_TXD 0x000 0x040 0x0B0 0x6 0x0 23 #define IOMUXC_GPIO_LPSR_00_SAI4_MCLK 0x000 0x040 0x0C8 0x7 0x0 24 #define IOMUXC_GPIO_LPSR_00_GPIO12_IO00 0x000 0x040 0x0 0xA 0x0 26 #define IOMUXC_GPIO_LPSR_01_FLEXCAN3_RX 0x004 0x044 0x080 0x0 0x0 [all …]
|
| H A D | imx25-pinfunc.h | 16 #define MX25_PAD_A10__A10 0x008 0x000 0x000 0x00 0x000 17 #define MX25_PAD_A10__GPIO_4_0 0x008 0x000 0x000 0x05 0x000 19 #define MX25_PAD_A13__A13 0x00c 0x22C 0x000 0x00 0x000 20 #define MX25_PAD_A13__GPIO_4_1 0x00c 0x22C 0x000 0x05 0x000 21 #define MX25_PAD_A13__LCDC_CLS 0x00c 0x22C 0x000 0x07 0x000 23 #define MX25_PAD_A14__A14 0x010 0x230 0x000 0x00 0x000 24 #define MX25_PAD_A14__GPIO_2_0 0x010 0x230 0x000 0x05 0x000 25 #define MX25_PAD_A14__SIM1_CLK1 0x010 0x230 0x000 0x06 0x000 26 #define MX25_PAD_A14__LCDC_SPL 0x010 0x230 0x000 0x07 0x000 28 #define MX25_PAD_A15__A15 0x014 0x234 0x000 0x00 0x000 [all …]
|
| H A D | imxrt1050-pinfunc.h | 10 #define IMX_PAD_SION 0x40000000 17 #define MXRT1050_IOMUXC_GPIO_EMC_00_SEMC_DA00 0x014 0x204 0x000 0x0 0x0 18 #define MXRT1050_IOMUXC_GPIO_EMC_00_FLEXPWM4_PWM0_A 0x014 0x204 0x494 0x1 0x0 19 #define MXRT1050_IOMUXC_GPIO_EMC_00_LPSPI2_SCK 0x014 0x204 0x500 0x2 0x1 20 #define MXRT1050_IOMUXC_GPIO_EMC_00_XBAR_INOUT2 0x014 0x204 0x60C 0x3 0x0 21 #define MXRT1050_IOMUXC_GPIO_EMC_00_FLEXIO1_D00 0x014 0x204 0x000 0x4 0x0 22 #define MXRT1050_IOMUXC_GPIO_EMC_00_GPIO4_IO00 0x014 0x204 0x000 0x5 0x0 24 #define MXRT1050_IOMUXC_GPIO_EMC_01_SEMC_DA01 0x018 0x208 0x000 0x0 0x0 25 #define MXRT1050_IOMUXC_GPIO_EMC_01_FLEXPWM4_PWM0_B 0x018 0x208 0x000 0x1 0x0 26 #define MXRT1050_IOMUXC_GPIO_EMC_01_LPSPI2_PCS0 0x018 0x208 0x4FC 0x2 0x1 [all …]
|
| H A D | imx50-pinfunc.h | 13 #define MX50_PAD_KEY_COL0__KPP_COL_0 0x020 0x2cc 0x000 0x0 0x0 14 #define MX50_PAD_KEY_COL0__GPIO4_0 0x020 0x2cc 0x000 0x1 0x0 15 #define MX50_PAD_KEY_COL0__EIM_NANDF_CLE 0x020 0x2cc 0x000 0x2 0x0 16 #define MX50_PAD_KEY_COL0__CTI_TRIGIN7 0x020 0x2cc 0x000 0x6 0x0 17 #define MX50_PAD_KEY_COL0__USBPHY1_TXREADY 0x020 0x2cc 0x000 0x7 0x0 18 #define MX50_PAD_KEY_ROW0__KPP_ROW_0 0x024 0x2d0 0x000 0x0 0x0 19 #define MX50_PAD_KEY_ROW0__GPIO4_1 0x024 0x2d0 0x000 0x1 0x0 20 #define MX50_PAD_KEY_ROW0__EIM_NANDF_ALE 0x024 0x2d0 0x000 0x2 0x0 21 #define MX50_PAD_KEY_ROW0__CTI_TRIGIN_ACK7 0x024 0x2d0 0x000 0x6 0x0 22 #define MX50_PAD_KEY_ROW0__USBPHY1_RXVALID 0x024 0x2d0 0x000 0x7 0x0 [all …]
|
| /freebsd/sys/contrib/device-tree/src/arm/hisilicon/ |
| H A D | hi3620-hi4511.dts | 22 reg = <0x40000000 0x20000000>; 32 pinctrl-0 = <&uart0_pmx_func &uart0_cfg_func>; 39 pinctrl-0 = <&uart1_pmx_func &uart1_cfg_func>; 46 pinctrl-0 = <&uart2_pmx_func &uart2_cfg_func>; 53 pinctrl-0 = <&uart3_pmx_func &uart3_cfg_func>; 60 pinctrl-0 = <&uart4_pmx_func &uart4_cfg_func>; 67 pinctrl-0 = <&board_pmx_pins>; 71 0x008 0x0 /* GPIO -- eFUSE_DOUT */ 72 0x100 0x0 /* USIM_CLK & USIM_DATA (IOMG63) */ 77 0x0f0 0x0 [all …]
|
| /freebsd/sys/contrib/device-tree/src/arm64/ti/ |
| H A D | k3-j721s2-som-p0.dtsi | 18 reg = <0x00000000 0x80000000 0x00000000 0x80000000>, 19 <0x00000008 0x80000000 0x00000003 0x80000000>; 29 reg = <0x00 0x9e800000 0x00 0x01800000>; 30 alignment = <0x1000>; 36 reg = <0x00 0xa0000000 0x00 0x100000>; 42 reg = <0x00 0xa0100000 0x00 0xf00000>; 48 reg = <0x00 0xa1000000 0x00 0x100000>; 54 reg = <0x00 0xa1100000 0x00 0xf00000>; 60 reg = <0x00 0xa2000000 0x00 0x100000>; 66 reg = <0x00 0xa2100000 0x00 0xf00000>; [all …]
|
| H A D | k3-am68-phycore-som.dtsi | 28 reg = <0x00000000 0x80000000 0x00000000 0x80000000>, 29 <0x00000008 0x80000000 0x00000000 0x80000000>; 42 size = <0x00 0x20000000>; 47 reg = <0x00 0x9e800000 0x00 0x01800000>; 48 alignment = <0x1000>; 54 reg = <0x00 0xa0000000 0x00 0x100000>; 60 reg = <0x00 0xa0100000 0x00 0xf00000>; 66 reg = <0x00 0xa1000000 0x00 0x100000>; 72 reg = <0x00 0xa1100000 0x00 0xf00000>; 78 reg = <0x00 0xa2000000 0x00 0x100000>; [all …]
|
| H A D | k3-j784s4-j742s2-evm-common.dtsi | 34 reg = <0x00 0x9e800000 0x00 0x01800000>; 40 reg = <0x00 0xa0000000 0x00 0x100000>; 46 reg = <0x00 0xa0100000 0x00 0xf00000>; 52 reg = <0x00 0xa1000000 0x00 0x100000>; 58 reg = <0x00 0xa1100000 0x00 0xf00000>; 64 reg = <0x00 0xa2000000 0x00 0x100000>; 70 reg = <0x00 0xa2100000 0x00 0xf00000>; 76 reg = <0x00 0xa3000000 0x00 0x100000>; 82 reg = <0x00 0xa3100000 0x00 0xf00000>; 88 reg = <0x00 0xa4000000 0x00 0x100000>; [all …]
|
| H A D | k3-am68-phyboard-izar.dts | 39 #phy-cells = <0>; 45 #phy-cells = <0>; 51 #phy-cells = <0>; 57 #phy-cells = <0>; 108 J721S2_IOPAD(0x04c, PIN_INPUT_PULLUP, 13) /* (V27) MCASP1_AXR1.I2C2_SCL */ 109 J721S2_IOPAD(0x050, PIN_INPUT_PULLUP, 13) /* (W27) MCASP1_AXR2.I2C2_SDA */ 115 J721S2_IOPAD(0x014, PIN_INPUT_PULLUP, 8) /* (AD25) MCAN14_TX.I2C4_SCL */ 116 J721S2_IOPAD(0x010, PIN_INPUT_PULLUP, 8) /* (AF28) MCAN13_RX.I2C4_SDA */ 122 J721S2_IOPAD(0x01c, PIN_INPUT_PULLUP, 8) /* (Y24) MCAN15_TX.I2C5_SCL */ 123 J721S2_IOPAD(0x018, PIN_INPUT_PULLUP, 8) /* (W23) MCAN14_RX.I2C5_SDA */ [all …]
|
| /freebsd/sys/dev/virtio/mmio/ |
| H A D | virtio_mmio.h | 58 #define VIRTIO_MMIO_MAGIC_VALUE 0x000 59 #define VIRTIO_MMIO_VERSION 0x004 60 #define VIRTIO_MMIO_DEVICE_ID 0x008 61 #define VIRTIO_MMIO_VENDOR_ID 0x00c 62 #define VIRTIO_MMIO_HOST_FEATURES 0x010 63 #define VIRTIO_MMIO_HOST_FEATURES_SEL 0x014 64 #define VIRTIO_MMIO_GUEST_FEATURES 0x020 65 #define VIRTIO_MMIO_GUEST_FEATURES_SEL 0x024 66 #define VIRTIO_MMIO_GUEST_PAGE_SIZE 0x028 /* version 1 only */ 67 #define VIRTIO_MMIO_QUEUE_SEL 0x030 [all …]
|
| /freebsd/sys/contrib/device-tree/src/arm64/freescale/ |
| H A D | imx8mq-pinfunc.h | 15 #define MX8MQ_IOMUXC_PMIC_STBY_REQ_CCMSRCGPCMIX_PMIC_STBY_REQ 0x014 0x27C 0x000 0x0 0… 16 #define MX8MQ_IOMUXC_PMIC_ON_REQ_SNVSMIX_PMIC_ON_REQ 0x018 0x280 0x000 0x0 0… 17 #define MX8MQ_IOMUXC_ONOFF_SNVSMIX_ONOFF 0x01C 0x284 0x000 0x0 0… 18 #define MX8MQ_IOMUXC_POR_B_SNVSMIX_POR_B 0x020 0x288 0x000 0x0 0… 19 #define MX8MQ_IOMUXC_RTC_RESET_B_SNVSMIX_RTC_RESET_B 0x024 0x28C 0x000 0x0 0… 20 #define MX8MQ_IOMUXC_GPIO1_IO00_GPIO1_IO0 0x028 0x290 0x000 0x0 0… 21 #define MX8MQ_IOMUXC_GPIO1_IO00_CCMSRCGPCMIX_ENET_PHY_REF_CLK_ROOT 0x028 0x290 0x4C0 0x1 0… 22 #define MX8MQ_IOMUXC_GPIO1_IO00_ANAMIX_REF_CLK_32K 0x028 0x290 0x000 0x5 0… 23 #define MX8MQ_IOMUXC_GPIO1_IO00_CCMSRCGPCMIX_EXT_CLK1 0x028 0x290 0x000 0x6 0… 24 #define MX8MQ_IOMUXC_GPIO1_IO00_SJC_FAIL 0x028 0x290 0x000 0x7 0… [all …]
|
| H A D | imx8mm-pinfunc.h | 14 #define MX8MM_IOMUXC_GPIO1_IO00_GPIO1_IO0 0x028 0x290 0x000 0x0 0… 15 #define MX8MM_IOMUXC_GPIO1_IO00_CCMSRCGPCMIX_ENET_PHY_REF_CLK_ROOT 0x028 0x290 0x4C0 0x1 0… 16 #define MX8MM_IOMUXC_GPIO1_IO00_ANAMIX_REF_CLK_32K 0x028 0x290 0x000 0x5 0… 17 #define MX8MM_IOMUXC_GPIO1_IO00_CCMSRCGPCMIX_EXT_CLK1 0x028 0x290 0x000 0x6 0… 18 #define MX8MM_IOMUXC_GPIO1_IO00_SJC_FAIL 0x028 0x290 0x000 0x7 0… 19 #define MX8MM_IOMUXC_GPIO1_IO01_GPIO1_IO1 0x02C 0x294 0x000 0x0 0… 20 #define MX8MM_IOMUXC_GPIO1_IO01_PWM1_OUT 0x02C 0x294 0x000 0x1 0… 21 #define MX8MM_IOMUXC_GPIO1_IO01_ANAMIX_REF_CLK_24M 0x02C 0x294 0x4BC 0x5 0… 22 #define MX8MM_IOMUXC_GPIO1_IO01_CCMSRCGPCMIX_EXT_CLK2 0x02C 0x294 0x000 0x6 0… 23 #define MX8MM_IOMUXC_GPIO1_IO01_SJC_ACTIVE 0x02C 0x294 0x000 0x7 0… [all …]
|
| H A D | imx8mn-pinfunc.h | 14 …ne MX8MN_IOMUXC_BOOT_MODE2_CCMSRCGPCMIX_BOOT_MODE2 0x020 0x25C 0x000 0x0 0x0 15 …ne MX8MN_IOMUXC_BOOT_MODE2_I2C1_SCL 0x020 0x25C 0x55C 0x1 0x3 16 …ne MX8MN_IOMUXC_BOOT_MODE3_CCMSRCGPCMIX_BOOT_MODE3 0x024 0x260 0x000 0x0 0x0 17 …ne MX8MN_IOMUXC_BOOT_MODE3_I2C1_SDA 0x024 0x260 0x56C 0x1 0x3 18 …ne MX8MN_IOMUXC_GPIO1_IO00_GPIO1_IO0 0x028 0x290 0x000 0x0 0x0 19 …ne MX8MN_IOMUXC_GPIO1_IO00_CCMSRCGPCMIX_ENET_PHY_REF_CLK_ROOT 0x028 0x290 0x000 0x1 0x0 20 …ne MX8MN_IOMUXC_GPIO1_IO00_ANAMIX_REF_CLK_32K 0x028 0x290 0x000 0x5 0x0 21 …ne MX8MN_IOMUXC_GPIO1_IO00_CCMSRCGPCMIX_EXT_CLK1 0x028 0x290 0x000 0x6 0x0 22 …ne MX8MN_IOMUXC_GPIO1_IO01_GPIO1_IO1 0x02C 0x294 0x000 0x0 0x0 23 …ne MX8MN_IOMUXC_GPIO1_IO01_PWM1_OUT 0x02C 0x294 0x000 0x1 0x0 [all …]
|
| /freebsd/sys/contrib/device-tree/src/arm/nxp/vf/ |
| H A D | vf610-pinfunc.h | 14 #define ALT0 0x0 15 #define ALT1 0x1 16 #define ALT2 0x2 17 #define ALT3 0x3 18 #define ALT4 0x4 19 #define ALT5 0x5 20 #define ALT6 0x6 21 #define ALT7 0x7 24 #define VF610_PAD_PTA6__GPIO_0 0x000 0x000 ALT0 0x0 25 #define VF610_PAD_PTA6__RMII_CLKOUT 0x000 0x000 ALT1 0x0 [all …]
|
| /freebsd/sys/arm/ti/ |
| H A D | ti_adcreg.h | 30 #define ADC_REVISION 0x000 31 #define ADC_REV_SCHEME_MSK 0xc0000000 33 #define ADC_REV_FUNC_MSK 0x0fff0000 35 #define ADC_REV_RTL_MSK 0x0000f800 37 #define ADC_REV_MAJOR_MSK 0x00000700 39 #define ADC_REV_CUSTOM_MSK 0x000000c0 41 #define ADC_REV_MINOR_MSK 0x0000003f 42 #define ADC_SYSCFG 0x010 43 #define ADC_SYSCFG_IDLE_MSK 0x000000c0 45 #define ADC_IRQSTATUS_RAW 0x024 [all …]
|
| /freebsd/sys/arm/freescale/imx/ |
| H A D | imx6_anatopreg.h | 32 #define IMX6_ANALOG_CCM_PLL_ARM 0x000 33 #define IMX6_ANALOG_CCM_PLL_ARM_SET 0x004 34 #define IMX6_ANALOG_CCM_PLL_ARM_CLR 0x008 35 #define IMX6_ANALOG_CCM_PLL_ARM_TOG 0x00C 36 #define IMX6_ANALOG_CCM_PLL_ARM_DIV_MASK 0x7F 39 #define IMX6_ANALOG_CCM_PLL_ARM_CLK_SRC_MASK (0x03 << 16) 40 #define IMX6_ANALOG_CCM_PLL_USB1 0x010 41 #define IMX6_ANALOG_CCM_PLL_USB1_SET 0x014 42 #define IMX6_ANALOG_CCM_PLL_USB1_CLR 0x018 43 #define IMX6_ANALOG_CCM_PLL_USB1_TOG 0x01C [all …]
|
| H A D | imx6_ccmreg.h | 32 #define CCM_CACCR 0x010 33 #define CCM_CBCDR 0x014 36 #define CCM_CSCMR1 0x01C 40 #define SSI_CLK_SEL_M 0x3 41 #define SSI_CLK_SEL_508_PFD 0 44 #define CCM_CSCMR2 0x020 46 #define CCM_CS1CDR 0x028 47 #define SSI1_CLK_PODF_SHIFT 0 51 #define SSI_CLK_PODF_MASK 0x3f 52 #define SSI_CLK_PRED_MASK 0x7 [all …]
|
| /freebsd/sys/dev/xdma/controller/ |
| H A D | pl330.h | 35 #define DSR 0x000 /* DMA Manager Status */ 36 #define DPC 0x004 /* DMA Program Counter */ 37 #define INTEN 0x020 /* Interrupt Enable */ 38 #define INT_EVENT_RIS 0x024 /* Event-Interrupt Raw Status */ 39 #define INTMIS 0x028 /* Interrupt Status */ 40 #define INTCLR 0x02C /* Interrupt Clear */ 41 #define FSRD 0x030 /* Fault Status DMA Manager */ 42 #define FSRC 0x034 /* Fault Status DMA Channel */ 43 #define FTRD 0x038 /* Fault Type DMA Manager */ 44 #define FTR(n) (0x040 + 0x04 * (n)) /* Fault type for DMA channel n */ [all …]
|
| /freebsd/sys/contrib/device-tree/Bindings/clock/ |
| H A D | baikal,bt1-ccu-pll.yaml | 58 +-->+---+ +---+ +---+ | +---+ 0|\ 117 reg = <0x1f04d000 0x028>; 127 #clock-cells = <0>;
|
| /freebsd/sys/dev/rtwn/rtl8192c/usb/ |
| H A D | r92cu_priv.h | 29 { 0x420, 0x80 }, { 0x423, 0x00 }, { 0x430, 0x00 }, { 0x431, 0x00 }, 30 { 0x432, 0x00 }, { 0x433, 0x01 }, { 0x434, 0x04 }, { 0x435, 0x05 }, 31 { 0x436, 0x06 }, { 0x437, 0x07 }, { 0x438, 0x00 }, { 0x439, 0x00 }, 32 { 0x43a, 0x00 }, { 0x43b, 0x01 }, { 0x43c, 0x04 }, { 0x43d, 0x05 }, 33 { 0x43e, 0x06 }, { 0x43f, 0x07 }, { 0x440, 0x5d }, { 0x441, 0x01 }, 34 { 0x442, 0x00 }, { 0x444, 0x15 }, { 0x445, 0xf0 }, { 0x446, 0x0f }, 35 { 0x447, 0x00 }, { 0x458, 0x41 }, { 0x459, 0xa8 }, { 0x45a, 0x72 }, 36 { 0x45b, 0xb9 }, { 0x460, 0x66 }, { 0x461, 0x66 }, { 0x462, 0x08 }, 37 { 0x463, 0x03 }, { 0x4c8, 0xff }, { 0x4c9, 0x08 }, { 0x4cc, 0xff }, 38 { 0x4cd, 0xff }, { 0x4ce, 0x01 }, { 0x500, 0x26 }, { 0x501, 0xa2 }, [all …]
|
| /freebsd/sys/arm64/coresight/ |
| H A D | coresight_tmc.h | 34 #define TMC_RSZ 0x004 /* RAM Size Register */ 35 #define TMC_STS 0x00C /* Status Register */ 41 #define STS_FULL (1 << 0) 42 #define TMC_RRD 0x010 /* RAM Read Data Register */ 43 #define TMC_RRP 0x014 /* RAM Read Pointer Register */ 44 #define TMC_RWP 0x018 /* RAM Write Pointer Register */ 45 #define TMC_TRG 0x01C /* Trigger Counter Register */ 46 #define TMC_CTL 0x020 /* Control Register */ 47 #define CTL_TRACECAPTEN (1 << 0) /* Controls trace capture. */ 48 #define TMC_RWD 0x024 /* RAM Write Data Register */ [all …]
|
| /freebsd/crypto/openssl/crypto/ |
| H A D | arm_arch.h | 75 # define ARMV7_NEON (1<<0) 103 # define ARM_CPU_IMP_ARM 0x41 104 # define HISI_CPU_IMP 0x48 105 # define ARM_CPU_IMP_APPLE 0x61 106 # define ARM_CPU_IMP_MICROSOFT 0x6D 107 # define ARM_CPU_IMP_AMPERE 0xC0 109 # define ARM_CPU_PART_CORTEX_A72 0xD08 110 # define ARM_CPU_PART_N1 0xD0C 111 # define ARM_CPU_PART_V1 0xD40 112 # define ARM_CPU_PART_N2 0xD49 [all …]
|
| /freebsd/sys/crypto/openssl/ |
| H A D | arm_arch.h | 75 # define ARMV7_NEON (1<<0) 103 # define ARM_CPU_IMP_ARM 0x41 104 # define HISI_CPU_IMP 0x48 105 # define ARM_CPU_IMP_APPLE 0x61 106 # define ARM_CPU_IMP_MICROSOFT 0x6D 107 # define ARM_CPU_IMP_AMPERE 0xC0 109 # define ARM_CPU_PART_CORTEX_A72 0xD08 110 # define ARM_CPU_PART_N1 0xD0C 111 # define ARM_CPU_PART_V1 0xD40 112 # define ARM_CPU_PART_N2 0xD49 [all …]
|