| /linux/drivers/pmdomain/mediatek/ |
| H A D | mt6893-pm-domains.h | 14 #define MT6893_TOP_AXI_PROT_EN_MCU_STA1 0x2e4 15 #define MT6893_TOP_AXI_PROT_EN_MCU_SET 0x2c4 16 #define MT6893_TOP_AXI_PROT_EN_MCU_CLR 0x2c8 17 #define MT6893_TOP_AXI_PROT_EN_VDNR_1_SET 0xba4 18 #define MT6893_TOP_AXI_PROT_EN_VDNR_1_CLR 0xba8 19 #define MT6893_TOP_AXI_PROT_EN_VDNR_1_STA1 0xbb0 20 #define MT6893_TOP_AXI_PROT_EN_SUB_INFRA_VDNR_SET 0xbb8 21 #define MT6893_TOP_AXI_PROT_EN_SUB_INFRA_VDNR_CLR 0xbbc 22 #define MT6893_TOP_AXI_PROT_EN_SUB_INFRA_VDNR_STA1 0xbc4 34 #define MT6893_TOP_AXI_PROT_EN_MM_2_VENC0_STEP2 BIT(0) [all …]
|
| /linux/arch/mips/mm/ |
| H A D | cex-sb1.S | 31 * the L1 and L2) since it is fetched as 0xa0000100. 35 * (0x170-0x17f) are used to preserve k0, k1, and ra. 48 sd k0,0x170($0) 49 sd k1,0x178($0) 69 mtc0 $0,C0_CERR_D 101 andi k0,0x1fe0 108 cache Index_Invalidate_I,(0<<13)(k0) 117 ld k0,0x170($0) 118 ld k1,0x178($0) 140 bnezl $0, 1f
|
| /linux/Documentation/fault-injection/ |
| H A D | nvme-fault-injection.rst | 33 name fault_inject, interval 1, probability 100, space 0, times 1 34 CPU: 0 PID: 0 Comm: swapper/0 Not tainted 4.15.0-rc8+ #2 39 dump_stack+0x5c/0x7d 40 should_fail+0x148/0x170 41 nvme_should_fail+0x2f/0x50 [nvme_core] 42 nvme_process_cq+0xe7/0x1d0 [nvme] 43 nvme_irq+0x1e/0x40 [nvme] 44 __handle_irq_event_percpu+0x3a/0x190 45 handle_irq_event_percpu+0x30/0x70 46 handle_irq_event+0x36/0x60 [all …]
|
| /linux/arch/sparc/kernel/ |
| H A D | kprobes.c | 31 * - Set regs->tpc to point to kprobe->ainsn.insn[0] 52 if ((unsigned long) p->addr & 0x3UL) in arch_prepare_kprobe() 55 p->ainsn.insn[0] = *p->addr; in arch_prepare_kprobe() 56 flushi(&p->ainsn.insn[0]); in arch_prepare_kprobe() 62 return 0; in arch_prepare_kprobe() 111 regs->tpc = (unsigned long) &p->ainsn.insn[0]; in prepare_singlestep() 120 int ret = 0; in kprobe_handler() 207 if (regs->tnpc == regs->tpc + 0x4UL) in relbranch_fixup() 208 return real_pc + 0x8UL; in relbranch_fixup() 213 if ((insn & 0xc0000000) == 0x40000000 || in relbranch_fixup() [all …]
|
| /linux/drivers/phy/qualcomm/ |
| H A D | phy-qcom-qmp-pcs-v5_20.h | 9 #define QPHY_V5_20_PCS_INSIG_SW_CTRL7 0x060 10 #define QPHY_V5_20_PCS_INSIG_MX_CTRL7 0x07c 11 #define QPHY_V5_20_PCS_LOCK_DETECT_CONFIG1 0x0c4 12 #define QPHY_V5_20_PCS_LOCK_DETECT_CONFIG2 0x0c8 13 #define QPHY_V5_20_PCS_G3S2_PRE_GAIN 0x170 14 #define QPHY_V5_20_PCS_RX_SIGDET_LVL 0x188 15 #define QPHY_V5_20_PCS_ALIGN_DETECT_CONFIG1 0x1b8 16 #define QPHY_V5_20_PCS_ALIGN_DETECT_CONFIG2 0x1bc 17 #define QPHY_V5_20_PCS_EQ_CONFIG2 0x1d8 18 #define QPHY_V5_20_PCS_EQ_CONFIG4 0x1e0 [all …]
|
| H A D | phy-qcom-qmp-pcs-v6_20.h | 10 #define QPHY_V6_20_PCS_G12S1_TXDEEMPH_M6DB 0x170 11 #define QPHY_V6_20_PCS_G3S2_PRE_GAIN 0x178 12 #define QPHY_V6_20_PCS_RX_SIGDET_LVL 0x190 13 #define QPHY_V6_20_PCS_COM_ELECIDLE_DLY_SEL 0x1b8 14 #define QPHY_V6_20_PCS_TX_RX_CONFIG1 0x1dc 15 #define QPHY_V6_20_PCS_TX_RX_CONFIG2 0x1e0 16 #define QPHY_V6_20_PCS_EQ_CONFIG4 0x1f8 17 #define QPHY_V6_20_PCS_EQ_CONFIG5 0x1fc
|
| H A D | phy-qcom-qmp-pcs-v7.h | 10 #define QPHY_V7_PCS_SW_RESET 0x000 11 #define QPHY_V7_PCS_PCS_STATUS1 0x014 12 #define QPHY_V7_PCS_POWER_DOWN_CONTROL 0x040 13 #define QPHY_V7_PCS_START_CONTROL 0x044 14 #define QPHY_V7_PCS_POWER_STATE_CONFIG1 0x090 15 #define QPHY_V7_PCS_LOCK_DETECT_CONFIG1 0x0c4 16 #define QPHY_V7_PCS_LOCK_DETECT_CONFIG2 0x0c8 17 #define QPHY_V7_PCS_LOCK_DETECT_CONFIG3 0x0cc 18 #define QPHY_V7_PCS_LOCK_DETECT_CONFIG6 0x0d8 19 #define QPHY_V7_PCS_REFGEN_REQ_CONFIG1 0x0dc [all …]
|
| H A D | phy-qcom-qmp-pcs-v5.h | 10 #define QPHY_V5_PCS_SW_RESET 0x000 11 #define QPHY_V5_PCS_PCS_STATUS1 0x014 12 #define QPHY_V5_PCS_POWER_DOWN_CONTROL 0x040 13 #define QPHY_V5_PCS_START_CONTROL 0x044 14 #define QPHY_V5_PCS_LOCK_DETECT_CONFIG1 0x0c4 15 #define QPHY_V5_PCS_LOCK_DETECT_CONFIG2 0x0c8 16 #define QPHY_V5_PCS_LOCK_DETECT_CONFIG3 0x0cc 17 #define QPHY_V5_PCS_LOCK_DETECT_CONFIG6 0x0d8 18 #define QPHY_V5_PCS_REFGEN_REQ_CONFIG1 0x0dc 19 #define QPHY_V5_PCS_G3S2_PRE_GAIN 0x170 [all …]
|
| H A D | phy-qcom-qmp-qserdes-txrx-v8.h | 9 #define QSERDES_V8_TX_TX_EMP_POST1_LVL 0x00c 10 #define QSERDES_V8_TX_TX_DRV_LVL 0x014 11 #define QSERDES_V8_TX_RES_CODE_LANE_TX 0x034 12 #define QSERDES_V8_TX_RES_CODE_LANE_RX 0x038 13 #define QSERDES_V8_TX_RES_CODE_LANE_OFFSET_TX 0x03c 14 #define QSERDES_V8_TX_RES_CODE_LANE_OFFSET_RX 0x040 15 #define QSERDES_V8_TX_TRANSCEIVER_BIAS_EN 0x054 16 #define QSERDES_V8_TX_HIGHZ_DRVR_EN 0x058 17 #define QSERDES_V8_TX_TX_POL_INV 0x05c 18 #define QSERDES_V8_TX_LANE_MODE_1 0x084 [all …]
|
| H A D | phy-qcom-qmp-qserdes-com-v8.h | 10 #define QSERDES_V8_COM_SSC_STEP_SIZE1_MODE1 0x000 11 #define QSERDES_V8_COM_SSC_STEP_SIZE2_MODE1 0x004 12 #define QSERDES_V8_COM_SSC_STEP_SIZE3_MODE1 0x008 13 #define QSERDES_V8_COM_CP_CTRL_MODE1 0x010 14 #define QSERDES_V8_COM_PLL_RCTRL_MODE1 0x014 15 #define QSERDES_V8_COM_PLL_CCTRL_MODE1 0x018 16 #define QSERDES_V8_COM_CORECLK_DIV_MODE1 0x01c 17 #define QSERDES_V8_COM_LOCK_CMP1_MODE1 0x020 18 #define QSERDES_V8_COM_LOCK_CMP2_MODE1 0x024 19 #define QSERDES_V8_COM_DEC_START_MODE1 0x028 [all …]
|
| H A D | phy-qcom-qmp-qserdes-pll.h | 10 #define QSERDES_PLL_BG_TIMER 0x00c 11 #define QSERDES_PLL_SSC_EN_CENTER 0x010 12 #define QSERDES_PLL_SSC_ADJ_PER1 0x014 13 #define QSERDES_PLL_SSC_ADJ_PER2 0x018 14 #define QSERDES_PLL_SSC_PER1 0x01c 15 #define QSERDES_PLL_SSC_PER2 0x020 16 #define QSERDES_PLL_SSC_STEP_SIZE1_MODE0 0x024 17 #define QSERDES_PLL_SSC_STEP_SIZE2_MODE0 0x028 18 #define QSERDES_PLL_SSC_STEP_SIZE1_MODE1 0x02c 19 #define QSERDES_PLL_SSC_STEP_SIZE2_MODE1 0x030 [all …]
|
| H A D | phy-qcom-qmp-qserdes-txrx-v7.h | 9 #define QSERDES_V7_TX_CLKBUF_ENABLE 0x08 10 #define QSERDES_V7_TX_RESET_TSYNC_EN 0x1c 11 #define QSERDES_V7_TX_PRE_STALL_LDO_BOOST_EN 0x20 12 #define QSERDES_V7_TX_TX_BAND 0x24 13 #define QSERDES_V7_TX_INTERFACE_SELECT 0x2c 14 #define QSERDES_V7_TX_RES_CODE_LANE_TX 0x34 15 #define QSERDES_V7_TX_RES_CODE_LANE_RX 0x38 16 #define QSERDES_V7_TX_RES_CODE_LANE_OFFSET_TX 0x3c 17 #define QSERDES_V7_TX_RES_CODE_LANE_OFFSET_RX 0x40 18 #define QSERDES_V7_TX_PARRATE_REC_DETECT_IDLE_EN 0x60 [all …]
|
| H A D | phy-qcom-qmp-qserdes-com-v7.h | 11 #define QSERDES_V7_COM_SSC_STEP_SIZE1_MODE1 0x00 12 #define QSERDES_V7_COM_SSC_STEP_SIZE2_MODE1 0x04 13 #define QSERDES_V7_COM_CP_CTRL_MODE1 0x10 14 #define QSERDES_V7_COM_PLL_RCTRL_MODE1 0x14 15 #define QSERDES_V7_COM_PLL_CCTRL_MODE1 0x18 16 #define QSERDES_V7_COM_CORECLK_DIV_MODE1 0x1c 17 #define QSERDES_V7_COM_LOCK_CMP1_MODE1 0x20 18 #define QSERDES_V7_COM_LOCK_CMP2_MODE1 0x24 19 #define QSERDES_V7_COM_DEC_START_MODE1 0x28 20 #define QSERDES_V7_COM_DEC_START_MSB_MODE1 0x2c [all …]
|
| H A D | phy-qcom-qmp-qserdes-txrx-v5_20.h | 10 #define QSERDES_V5_20_TX_RES_CODE_LANE_OFFSET_TX 0x30 11 #define QSERDES_V5_20_TX_RES_CODE_LANE_OFFSET_RX 0x34 12 #define QSERDES_V5_20_TX_LANE_MODE_1 0x78 13 #define QSERDES_V5_20_TX_LANE_MODE_2 0x7c 14 #define QSERDES_V5_20_TX_LANE_MODE_3 0x80 15 #define QSERDES_V5_20_TX_RCV_DETECT_LVL_2 0x90 16 #define QSERDES_V5_20_TX_VMODE_CTRL1 0xb0 17 #define QSERDES_V5_20_TX_PI_QEC_CTRL 0xcc 20 #define QSERDES_V5_20_RX_UCDR_FO_GAIN_RATE2 0x008 21 #define QSERDES_V5_20_RX_UCDR_FO_GAIN_RATE3 0x00c [all …]
|
| /linux/drivers/ata/ |
| H A D | pata_legacy.c | 70 module_param(probe_all, int, 0); 74 static int probe_mask = ~0; 75 module_param(probe_mask, int, 0); 79 module_param(autospeed, int, 0); 83 module_param(pio_mask, int, 0); 86 static int iordy_mask = 0xFFFFFFFF; 87 module_param(iordy_mask, int, 0); 91 module_param(ht6560a, int, 0); 95 module_param(ht6560b, int, 0); 99 module_param(opti82c611a, int, 0); [all …]
|
| /linux/drivers/gpu/drm/vc4/ |
| H A D | vc4_hdmi_regs.h | 8 #define VC4_HDMI_PACKET_STRIDE 0x24 11 VC4_INVALID = 0, 183 VC4_HD_REG(HDMI_M_CTL, 0x000c), 184 VC4_HD_REG(HDMI_MAI_CTL, 0x0014), 185 VC4_HD_REG(HDMI_MAI_THR, 0x0018), 186 VC4_HD_REG(HDMI_MAI_FMT, 0x001c), 187 VC4_HD_REG(HDMI_MAI_DATA, 0x0020), 188 VC4_HD_REG(HDMI_MAI_SMP, 0x002c), 189 VC4_HD_REG(HDMI_VID_CTL, 0x0038), 190 VC4_HD_REG(HDMI_CSC_CTL, 0x0040), [all …]
|
| /linux/arch/arm64/boot/dts/freescale/ |
| H A D | imx8mm-pinfunc.h | 14 #define MX8MM_IOMUXC_GPIO1_IO00_GPIO1_IO0 0x028 0x290 0x000 0x0 0… 15 #define MX8MM_IOMUXC_GPIO1_IO00_CCMSRCGPCMIX_ENET_PHY_REF_CLK_ROOT 0x028 0x290 0x4C0 0x1 0… 16 #define MX8MM_IOMUXC_GPIO1_IO00_ANAMIX_REF_CLK_32K 0x028 0x290 0x000 0x5 0… 17 #define MX8MM_IOMUXC_GPIO1_IO00_CCMSRCGPCMIX_EXT_CLK1 0x028 0x290 0x000 0x6 0… 18 #define MX8MM_IOMUXC_GPIO1_IO00_SJC_FAIL 0x028 0x290 0x000 0x7 0… 19 #define MX8MM_IOMUXC_GPIO1_IO01_GPIO1_IO1 0x02C 0x294 0x000 0x0 0… 20 #define MX8MM_IOMUXC_GPIO1_IO01_PWM1_OUT 0x02C 0x294 0x000 0x1 0… 21 #define MX8MM_IOMUXC_GPIO1_IO01_ANAMIX_REF_CLK_24M 0x02C 0x294 0x4BC 0x5 0… 22 #define MX8MM_IOMUXC_GPIO1_IO01_CCMSRCGPCMIX_EXT_CLK2 0x02C 0x294 0x000 0x6 0… 23 #define MX8MM_IOMUXC_GPIO1_IO01_SJC_ACTIVE 0x02C 0x294 0x000 0x7 0… [all …]
|
| H A D | imx8mq-pinfunc.h | 15 #define MX8MQ_IOMUXC_PMIC_STBY_REQ_CCMSRCGPCMIX_PMIC_STBY_REQ 0x014 0x27C 0x000 0x0 0… 16 #define MX8MQ_IOMUXC_PMIC_ON_REQ_SNVSMIX_PMIC_ON_REQ 0x018 0x280 0x000 0x0 0… 17 #define MX8MQ_IOMUXC_ONOFF_SNVSMIX_ONOFF 0x01C 0x284 0x000 0x0 0… 18 #define MX8MQ_IOMUXC_POR_B_SNVSMIX_POR_B 0x020 0x288 0x000 0x0 0… 19 #define MX8MQ_IOMUXC_RTC_RESET_B_SNVSMIX_RTC_RESET_B 0x024 0x28C 0x000 0x0 0… 20 #define MX8MQ_IOMUXC_GPIO1_IO00_GPIO1_IO0 0x028 0x290 0x000 0x0 0… 21 #define MX8MQ_IOMUXC_GPIO1_IO00_CCMSRCGPCMIX_ENET_PHY_REF_CLK_ROOT 0x028 0x290 0x4C0 0x1 0… 22 #define MX8MQ_IOMUXC_GPIO1_IO00_ANAMIX_REF_CLK_32K 0x028 0x290 0x000 0x5 0… 23 #define MX8MQ_IOMUXC_GPIO1_IO00_CCMSRCGPCMIX_EXT_CLK1 0x028 0x290 0x000 0x6 0… 24 #define MX8MQ_IOMUXC_GPIO1_IO00_SJC_FAIL 0x028 0x290 0x000 0x7 0… [all …]
|
| /linux/include/dt-bindings/clock/ |
| H A D | dm816.h | 8 #define DM816_CLKCTRL_OFFSET 0x0 12 #define DM816_USB_OTG_HS_CLKCTRL DM816_CLKCTRL_INDEX(0x58) 15 #define DM816_UART1_CLKCTRL DM816_CLKCTRL_INDEX(0x150) 16 #define DM816_UART2_CLKCTRL DM816_CLKCTRL_INDEX(0x154) 17 #define DM816_UART3_CLKCTRL DM816_CLKCTRL_INDEX(0x158) 18 #define DM816_GPIO1_CLKCTRL DM816_CLKCTRL_INDEX(0x15c) 19 #define DM816_GPIO2_CLKCTRL DM816_CLKCTRL_INDEX(0x160) 20 #define DM816_I2C1_CLKCTRL DM816_CLKCTRL_INDEX(0x164) 21 #define DM816_I2C2_CLKCTRL DM816_CLKCTRL_INDEX(0x168) 22 #define DM816_TIMER1_CLKCTRL DM816_CLKCTRL_INDEX(0x170) [all …]
|
| /linux/drivers/tty/serial/8250/ |
| H A D | 8250_boca.c | 13 SERIAL8250_PORT(0x100, 12), 14 SERIAL8250_PORT(0x108, 12), 15 SERIAL8250_PORT(0x110, 12), 16 SERIAL8250_PORT(0x118, 12), 17 SERIAL8250_PORT(0x120, 12), 18 SERIAL8250_PORT(0x128, 12), 19 SERIAL8250_PORT(0x130, 12), 20 SERIAL8250_PORT(0x138, 12), 21 SERIAL8250_PORT(0x140, 12), 22 SERIAL8250_PORT(0x148, 12), [all …]
|
| /linux/arch/arm/mach-davinci/ |
| H A D | clock.h | 13 #define PLLCTL 0x100 14 #define PLLCTL_PLLEN BIT(0) 21 #define PLLM 0x110 22 #define PLLM_PLLM_MASK 0xff 24 #define PREDIV 0x114 25 #define PLLDIV1 0x118 26 #define PLLDIV2 0x11c 27 #define PLLDIV3 0x120 28 #define POSTDIV 0x128 29 #define BPDIV 0x12c [all …]
|
| /linux/drivers/scsi/ |
| H A D | fdomain_isa.c | 10 static int io[MAXBOARDS_PARAM] = { 0, 0, 0, 0 }; 11 module_param_hw_array(io, int, ioport, NULL, 0); 12 MODULE_PARM_DESC(io, "base I/O address of controller (0x140, 0x150, 0x160, 0x170)"); 14 static int irq[MAXBOARDS_PARAM] = { 0, 0, 0, 0 }; 15 module_param_hw_array(irq, int, irq, NULL, 0); 16 MODULE_PARM_DESC(irq, "IRQ of controller (0=auto [default])"); 18 static int scsi_id[MAXBOARDS_PARAM] = { 0, 0, 0, 0 }; 19 module_param_hw_array(scsi_id, int, other, NULL, 0); 23 0xc8000, 24 0xca000, [all …]
|
| /linux/arch/arm/boot/dts/nxp/imx/ |
| H A D | imx6dl-pinfunc.h | 13 #define MX6QDL_PAD_CSI0_DAT10__IPU1_CSI0_DATA10 0x04c 0x360 0x000 0x0 0x0 14 #define MX6QDL_PAD_CSI0_DAT10__AUD3_RXC 0x04c 0x360 0x000 0x1 0x0 15 #define MX6QDL_PAD_CSI0_DAT10__ECSPI2_MISO 0x04c 0x360 0x7f8 0x2 0x0 16 #define MX6QDL_PAD_CSI0_DAT10__UART1_TX_DATA 0x04c 0x360 0x000 0x3 0x0 17 #define MX6QDL_PAD_CSI0_DAT10__UART1_RX_DATA 0x04c 0x360 0x8fc 0x3 0x0 18 #define MX6QDL_PAD_CSI0_DAT10__GPIO5_IO28 0x04c 0x360 0x000 0x5 0x0 19 #define MX6QDL_PAD_CSI0_DAT10__ARM_TRACE07 0x04c 0x360 0x000 0x7 0x0 20 #define MX6QDL_PAD_CSI0_DAT11__IPU1_CSI0_DATA11 0x050 0x364 0x000 0x0 0x0 21 #define MX6QDL_PAD_CSI0_DAT11__AUD3_RXFS 0x050 0x364 0x000 0x1 0x0 22 #define MX6QDL_PAD_CSI0_DAT11__ECSPI2_SS0 0x050 0x364 0x800 0x2 0x0 [all …]
|
| /linux/Documentation/devicetree/bindings/pinctrl/ |
| H A D | fsl,imxrt1170.yaml | 71 reg = <0x400e8000 0x4000>; 74 <0x16C 0x3B0 0x620 0x0 0x0 0xf1>, 75 <0x170 0x3B4 0x61C 0x0 0x0 0xf1>;
|
| /linux/tools/perf/pmu-events/arch/riscv/andes/ax45/ |
| H A D | instructions.json | 3 "EventCode": "0x10", 8 "EventCode": "0x20", 13 "EventCode": "0x30", 18 "EventCode": "0x40", 23 "EventCode": "0x50", 28 "EventCode": "0x60", 33 "EventCode": "0x70", 38 "EventCode": "0x80", 43 "EventCode": "0x90", 48 "EventCode": "0xA0", [all …]
|