/linux/drivers/clk/samsung/ |
H A D | clk-exynos5260.h | 15 #define MUX_SEL_AUD 0x0200 16 #define MUX_ENABLE_AUD 0x0300 17 #define MUX_STAT_AUD 0x0400 18 #define MUX_IGNORE_AUD 0x0500 19 #define DIV_AUD0 0x0600 20 #define DIV_AUD1 0x0604 21 #define DIV_STAT_AUD0 0x0700 22 #define DIV_STAT_AUD1 0x0704 23 #define EN_ACLK_AUD 0x0800 24 #define EN_PCLK_AUD 0x0900 [all …]
|
/linux/include/pcmcia/ |
H A D | ciscode.h | 17 #define MANFID_3COM 0x0101 18 #define PRODID_3COM_3CXEM556 0x0035 19 #define PRODID_3COM_3CCFEM556 0x0556 20 #define PRODID_3COM_3C562 0x0562 22 #define MANFID_ACCTON 0x01bf 23 #define PRODID_ACCTON_EN2226 0x010a 25 #define MANFID_ADAPTEC 0x012f 26 #define PRODID_ADAPTEC_SCSI 0x0001 28 #define MANFID_ATT 0xffff 29 #define PRODID_ATT_KIT 0x0100 [all …]
|
/linux/arch/x86/boot/ |
H A D | video.h | 25 * of compatibility when extending the table. These are between 0x00 and 0xff. 27 #define VIDEO_FIRST_MENU 0x0000 29 /* Standard BIOS video modes (BIOS number + 0x0100) */ 30 #define VIDEO_FIRST_BIOS 0x0100 32 /* VESA BIOS video modes (VESA number + 0x0200) */ 33 #define VIDEO_FIRST_VESA 0x0200 35 /* Video7 special modes (BIOS number + 0x0900) */ 36 #define VIDEO_FIRST_V7 0x0900 39 #define VIDEO_FIRST_SPECIAL 0x0f00 40 #define VIDEO_80x25 0x0f00 [all …]
|
/linux/arch/arm/mach-omap2/ |
H A D | cm81xx.h | 13 #define TI81XX_CM_ACTIVE_MOD 0x0400 /* 256B */ 14 #define TI81XX_CM_DEFAULT_MOD 0x0500 /* 256B */ 15 #define TI81XX_CM_ALWON_MOD 0x1400 /* 1KB */ 16 #define TI81XX_CM_SGX_MOD 0x0900 /* 256B */ 19 #define TI816X_CM_IVAHD0_MOD 0x0600 /* 256B */ 20 #define TI816X_CM_IVAHD1_MOD 0x0700 /* 256B */ 21 #define TI816X_CM_IVAHD2_MOD 0x0800 /* 256B */ 24 #define TI81XX_CM_ALWON_L3_SLOW_CLKDM 0x0000 25 #define TI81XX_CM_ALWON_L3_MED_CLKDM 0x0004 26 #define TI81XX_CM_ETHERNET_CLKDM 0x0004 [all …]
|
H A D | cm2_54xx.h | 22 #define OMAP54XX_CM_CORE_BASE 0x4a008000 28 #define OMAP54XX_CM_CORE_OCP_SOCKET_INST 0x0000 29 #define OMAP54XX_CM_CORE_CKGEN_INST 0x0100 30 #define OMAP54XX_CM_CORE_COREAON_INST 0x0600 31 #define OMAP54XX_CM_CORE_CORE_INST 0x0700 32 #define OMAP54XX_CM_CORE_IVA_INST 0x1200 33 #define OMAP54XX_CM_CORE_CAM_INST 0x1300 34 #define OMAP54XX_CM_CORE_DSS_INST 0x1400 35 #define OMAP54XX_CM_CORE_GPU_INST 0x1500 36 #define OMAP54XX_CM_CORE_L3INIT_INST 0x1600 [all …]
|
H A D | cm33xx.h | 17 #define AM33XX_CM_BASE 0x44e00000 23 #define AM33XX_CM_PER_MOD 0x0000 24 #define AM33XX_CM_WKUP_MOD 0x0400 25 #define AM33XX_CM_DPLL_MOD 0x0500 26 #define AM33XX_CM_MPU_MOD 0x0600 27 #define AM33XX_CM_DEVICE_MOD 0x0700 28 #define AM33XX_CM_RTC_MOD 0x0800 29 #define AM33XX_CM_GFX_MOD 0x0900 30 #define AM33XX_CM_CEFUSE_MOD 0x0A00 33 #define AM33XX_CM_PER_L4LS_CLKSTCTRL_OFFSET 0x0000 [all …]
|
/linux/drivers/net/fddi/skfp/h/ |
H A D | fplustm.h | 113 #define VOID_FRAME_OFF 0x00 114 #define CLAIM_FRAME_OFF 0x08 115 #define BEACON_FRAME_OFF 0x10 116 #define DBEACON_FRAME_OFF 0x18 117 #define RX_FIFO_OFF 0x21 /* to get a prime number for */ 120 #define RBC_MEM_SIZE 0x8000 121 #define SEND_ASYNC_AS_SYNC 0x1 122 #define SYNC_TRAFFIC_ON 0x2 125 #define RX_FIFO_SPACE 0x4000 - RX_FIFO_OFF 126 #define TX_FIFO_SPACE 0x4000 [all …]
|
/linux/Documentation/devicetree/bindings/phy/ |
H A D | mediatek,tphy.yaml | 15 controllers on MediaTek SoCs, includes USB2.0, USB3.0, PCIe and SATA. 22 shared 0x0000 SPLLC 23 0x0100 FMREG 24 u2 port0 0x0800 U2PHY_COM 25 u3 port0 0x0900 U3PHYD 26 0x0a00 U3PHYD_BANK2 27 0x0b00 U3PHYA 28 0x0c00 U3PHYA_DA 29 u2 port1 0x1000 U2PHY_COM 30 u3 port1 0x1100 U3PHYD [all …]
|
/linux/arch/arm/boot/dts/ti/omap/ |
H A D | dra72x.dtsi | 27 target-module@5b000 { /* 0x4845b000, ap 59 46.0 */ 29 reg = <0x5b000 0x4>, 30 <0x5b010 0x4>; 36 clocks = <&cam_clkctrl DRA7_CAM_VIP2_CLKCTRL 0>; 40 ranges = <0x0 0x5b000 0x1000>; 42 cal: cal@0 { 44 reg = <0x0000 0x400>, 45 <0x0800 0x40>, 46 <0x0900 0x40>; 51 ti,camerrx-control = <&scm_conf 0xE94>; [all …]
|
H A D | dra76x.dtsi | 14 ranges = <0x0 0x42c00000 0x2000>; 17 reg = <0x42c01900 0x4>, 18 <0x42c01904 0x4>, 19 <0x42c01908 0x4>; 24 clocks = <&wkupaon_clkctrl DRA7_WKUPAON_ADC_CLKCTRL 0>; 29 reg = <0x1a00 0x4000>, <0x0 0x18FC>; 37 bosch,mram-cfg = <0x0 0 0 32 0 0 1 1>; 45 target-module@1b0000 { /* 0x489b0000, ap 25 34.0 */ 47 reg = <0x1b0000 0x4>, 48 <0x1b0010 0x4>; [all …]
|
/linux/arch/m68k/include/asm/ |
H A D | mcfpit.h | 18 #define MCFPIT_PCSR 0x0 /* PIT control register */ 19 #define MCFPIT_PMR 0x2 /* PIT modulus register */ 20 #define MCFPIT_PCNTR 0x4 /* PIT count register */ 25 #define MCFPIT_PCSR_CLK1 0x0000 /* System clock divisor */ 26 #define MCFPIT_PCSR_CLK2 0x0100 /* System clock divisor */ 27 #define MCFPIT_PCSR_CLK4 0x0200 /* System clock divisor */ 28 #define MCFPIT_PCSR_CLK8 0x0300 /* System clock divisor */ 29 #define MCFPIT_PCSR_CLK16 0x0400 /* System clock divisor */ 30 #define MCFPIT_PCSR_CLK32 0x0500 /* System clock divisor */ 31 #define MCFPIT_PCSR_CLK64 0x0600 /* System clock divisor */ [all …]
|
/linux/drivers/usb/serial/ |
H A D | navman.c | 21 { USB_DEVICE(0x0a99, 0x0001) }, /* Talon Technology device */ 22 { USB_DEVICE(0x0df7, 0x0900) }, /* Mobile Action i-gotU */ 35 case 0: in navman_read_int_callback() 68 int result = 0; in navman_open()
|
/linux/drivers/tty/serial/ |
H A D | dz.h | 18 #define DZ_TRDY 0x8000 /* Transmitter empty */ 19 #define DZ_TIE 0x4000 /* Transmitter Interrupt Enbl */ 20 #define DZ_TLINE 0x0300 /* Transmitter Line Number */ 21 #define DZ_RDONE 0x0080 /* Receiver data ready */ 22 #define DZ_RIE 0x0040 /* Receive Interrupt Enable */ 23 #define DZ_MSE 0x0020 /* Master Scan Enable */ 24 #define DZ_CLR 0x0010 /* Master reset */ 25 #define DZ_MAINT 0x0008 /* Loop Back Mode */ 30 #define DZ_RBUF_MASK 0x00FF /* Data Mask */ 31 #define DZ_LINE_MASK 0x0300 /* Line Mask */ [all …]
|
/linux/drivers/gpu/drm/xe/abi/ |
H A D | guc_klvs_abi.h | 17 * | 0 | 31:16 | **KEY** - KLV key identifier | 25 * | | 15:0 | **LEN** - length of VALUE (in 32bit dwords) | 27 * | 1 | 31:0 | **VALUE** - actual value of the KLV (format depends on KEY) | 31 * | n | 31:0 | | 36 #define GUC_KLV_0_KEY (0xffffu << 16) 37 #define GUC_KLV_0_LEN (0xffffu << 0) 38 #define GUC_KLV_n_VALUE (0xffffffffu << 0) 45 * _`GUC_KLV_GLOBAL_CFG_GMD_ID` : 0x3000 51 #define GUC_KLV_GLOBAL_CFG_GMD_ID_KEY 0x3000u 59 * _`GUC_KLV_SELF_CFG_MEMIRQ_STATUS_ADDR` : 0x0900 [all …]
|
/linux/drivers/net/wireless/intersil/p54/ |
H A D | eeprom.h | 131 /* common and choice range (0x0000 - 0x0fff) */ 132 #define PDR_END 0x0000 133 #define PDR_MANUFACTURING_PART_NUMBER 0x0001 134 #define PDR_PDA_VERSION 0x0002 135 #define PDR_NIC_SERIAL_NUMBER 0x0003 136 #define PDR_NIC_RAM_SIZE 0x0005 137 #define PDR_RFMODEM_SUP_RANGE 0x0006 138 #define PDR_PRISM_MAC_SUP_RANGE 0x0007 139 #define PDR_NIC_ID 0x0008 141 #define PDR_MAC_ADDRESS 0x0101 [all …]
|
/linux/arch/arm/include/asm/hardware/ |
H A D | cache-l2x0.h | 15 #define L2X0_CACHE_ID 0x000 16 #define L2X0_CACHE_TYPE 0x004 17 #define L2X0_CTRL 0x100 18 #define L2X0_AUX_CTRL 0x104 19 #define L310_TAG_LATENCY_CTRL 0x108 20 #define L310_DATA_LATENCY_CTRL 0x10C 21 #define L2X0_EVENT_CNT_CTRL 0x200 22 #define L2X0_EVENT_CNT1_CFG 0x204 23 #define L2X0_EVENT_CNT0_CFG 0x208 24 #define L2X0_EVENT_CNT1_VAL 0x20C [all …]
|
/linux/arch/mips/include/asm/ |
H A D | cpu.h | 16 register 15, select 0) is defined in this (backwards compatible) way: 24 that bits 16-23 have been 0 for all MIPS processors before the MIPS32/64 28 #define PRID_OPT_MASK 0xff000000 34 #define PRID_COMP_MASK 0xff0000 36 #define PRID_COMP_LEGACY 0x000000 37 #define PRID_COMP_MIPS 0x010000 38 #define PRID_COMP_BROADCOM 0x020000 39 #define PRID_COMP_ALCHEMY 0x030000 40 #define PRID_COMP_SIBYTE 0x040000 41 #define PRID_COMP_SANDCRAFT 0x050000 [all …]
|
/linux/include/linux/platform_data/ |
H A D | sh_mmcif.h | 31 u8 sup_pclk; /* 1 :SH7757, 0: SH7724/SH7372 */ 36 #define MMCIF_CE_CMD_SET 0x00000000 37 #define MMCIF_CE_ARG 0x00000008 38 #define MMCIF_CE_ARG_CMD12 0x0000000C 39 #define MMCIF_CE_CMD_CTRL 0x00000010 40 #define MMCIF_CE_BLOCK_SET 0x00000014 41 #define MMCIF_CE_CLK_CTRL 0x00000018 42 #define MMCIF_CE_BUF_ACC 0x0000001C 43 #define MMCIF_CE_RESP3 0x00000020 44 #define MMCIF_CE_RESP2 0x00000024 [all …]
|
/linux/include/uapi/linux/ |
H A D | in6.h | 83 #define IPV6_FL_A_GET 0 92 #define IPV6_FL_S_NONE 0 107 #define IPV6_FLOWINFO_FLOWLABEL 0x000fffff 108 #define IPV6_FLOWINFO_PRIORITY 0x0ff00000 111 #define IPV6_PRIORITY_UNCHARACTERIZED 0x0000 112 #define IPV6_PRIORITY_FILLER 0x0100 113 #define IPV6_PRIORITY_UNATTENDED 0x0200 114 #define IPV6_PRIORITY_RESERVED1 0x0300 115 #define IPV6_PRIORITY_BULK 0x0400 116 #define IPV6_PRIORITY_RESERVED2 0x0500 [all …]
|
/linux/drivers/input/joystick/ |
H A D | adafruit-seesaw.c | 29 #define SEESAW_ADC_BASE 0x0900 31 #define SEESAW_GPIO_DIRCLR_BULK 0x0103 32 #define SEESAW_GPIO_BULK 0x0104 33 #define SEESAW_GPIO_BULK_SET 0x0105 34 #define SEESAW_GPIO_PULLENSET 0x010b 36 #define SEESAW_STATUS_HW_ID 0x0001 37 #define SEESAW_STATUS_SWRST 0x007f 39 #define SEESAW_ADC_OFFSET 0x07 41 #define SEESAW_BUTTON_A 0x05 42 #define SEESAW_BUTTON_B 0x01 [all …]
|
/linux/drivers/net/ethernet/intel/iavf/ |
H A D | iavf_adminq_cmd.h | 15 #define IAVF_FW_API_VERSION_MAJOR 0x0001 16 #define IAVF_FW_API_VERSION_MINOR_X722 0x0005 17 #define IAVF_FW_API_VERSION_MINOR_X710 0x0008 24 #define IAVF_MINOR_VER_GET_LINK_INFO_XL710 0x0007 29 iavf_aqc_opc_get_version = 0x0001, 30 iavf_aqc_opc_driver_version = 0x0002, 31 iavf_aqc_opc_queue_shutdown = 0x0003, 32 iavf_aqc_opc_set_pf_context = 0x0004, 35 iavf_aqc_opc_request_resource = 0x0008, 36 iavf_aqc_opc_release_resource = 0x0009, [all …]
|
/linux/drivers/media/pci/smipcie/ |
H A D | smipcie.h | 31 #define MSI_CONTROL_REG_BASE 0x0800 32 #define SYSTEM_CONTROL_REG_BASE 0x0880 33 #define PCIE_EP_DEBUG_REG_BASE 0x08C0 34 #define IR_CONTROL_REG_BASE 0x0900 35 #define I2C_A_CONTROL_REG_BASE 0x0940 36 #define I2C_B_CONTROL_REG_BASE 0x0980 37 #define ATV_PORTA_CONTROL_REG_BASE 0x09C0 38 #define DTV_PORTA_CONTROL_REG_BASE 0x0A00 39 #define AES_PORTA_CONTROL_REG_BASE 0x0A80 40 #define DMA_PORTA_CONTROL_REG_BASE 0x0AC0 [all …]
|
/linux/drivers/gpu/drm/nouveau/nvkm/engine/disp/ |
H A D | g84.c | 37 const u32 hoff = head * 0x800; in g84_sor_hdmi_infoframe_vsi() 39 nvkm_mask(device, 0x61653c + hoff, 0x00010001, 0x00010000); in g84_sor_hdmi_infoframe_vsi() 45 nvkm_wr32(device, 0x616544 + hoff, vsi.header); in g84_sor_hdmi_infoframe_vsi() 46 nvkm_wr32(device, 0x616548 + hoff, vsi.subpack0_low); in g84_sor_hdmi_infoframe_vsi() 47 nvkm_wr32(device, 0x61654c + hoff, vsi.subpack0_high); in g84_sor_hdmi_infoframe_vsi() 49 /* nvkm_wr32(device, 0x616550 + hoff, vsi.subpack1_low); */ in g84_sor_hdmi_infoframe_vsi() 50 /* nvkm_wr32(device, 0x616554 + hoff, vsi.subpack1_high); */ in g84_sor_hdmi_infoframe_vsi() 52 nvkm_mask(device, 0x61653c + hoff, 0x00010001, 0x00010001); in g84_sor_hdmi_infoframe_vsi() 60 const u32 hoff = head * 0x800; in g84_sor_hdmi_infoframe_avi() 64 nvkm_mask(device, 0x616520 + hoff, 0x00000001, 0x00000000); in g84_sor_hdmi_infoframe_avi() [all …]
|
/linux/arch/sh/include/mach-common/mach/ |
H A D | highlander.h | 6 #define PA_NORFLASH_ADDR 0x00000000 7 #define PA_NORFLASH_SIZE 0x04000000 10 #define PA_BCR 0xa4000000 /* FPGA */ 13 #define PA_IRLMSK (PA_BCR+0x0000) /* Interrupt Mask control */ 14 #define PA_IRLMON (PA_BCR+0x0002) /* Interrupt Status control */ 15 #define PA_IRLPRI1 (PA_BCR+0x0004) /* Interrupt Priorty 1 */ 16 #define PA_IRLPRI2 (PA_BCR+0x0006) /* Interrupt Priorty 2 */ 17 #define PA_IRLPRI3 (PA_BCR+0x0008) /* Interrupt Priorty 3 */ 18 #define PA_IRLPRI4 (PA_BCR+0x000a) /* Interrupt Priorty 4 */ 19 #define PA_RSTCTL (PA_BCR+0x000c) /* Reset Control */ [all …]
|
/linux/drivers/gpu/drm/rockchip/ |
H A D | cdn-dp-reg.h | 12 #define ADDR_IMEM 0x10000 13 #define ADDR_DMEM 0x20000 16 #define APB_CTRL 0 17 #define XT_INT_CTRL 0x04 18 #define MAILBOX_FULL_ADDR 0x08 19 #define MAILBOX_EMPTY_ADDR 0x0c 20 #define MAILBOX0_WR_DATA 0x10 21 #define MAILBOX0_RD_DATA 0x14 22 #define KEEP_ALIVE 0x18 23 #define VER_L 0x1c [all …]
|