1098ca2bdSWarner Losh /*- 2df57947fSPedro F. Giffuni * SPDX-License-Identifier: BSD-4-Clause 3df57947fSPedro F. Giffuni * 4c0d7d4d4SBill Paul * Copyright (c) 2000 5c0d7d4d4SBill Paul * Bill Paul <wpaul@ee.columbia.edu>. All rights reserved. 6c0d7d4d4SBill Paul * 7c0d7d4d4SBill Paul * Redistribution and use in source and binary forms, with or without 8c0d7d4d4SBill Paul * modification, are permitted provided that the following conditions 9c0d7d4d4SBill Paul * are met: 10c0d7d4d4SBill Paul * 1. Redistributions of source code must retain the above copyright 11c0d7d4d4SBill Paul * notice, this list of conditions and the following disclaimer. 12c0d7d4d4SBill Paul * 2. Redistributions in binary form must reproduce the above copyright 13c0d7d4d4SBill Paul * notice, this list of conditions and the following disclaimer in the 14c0d7d4d4SBill Paul * documentation and/or other materials provided with the distribution. 15c0d7d4d4SBill Paul * 3. All advertising materials mentioning features or use of this software 16c0d7d4d4SBill Paul * must display the following acknowledgement: 17c0d7d4d4SBill Paul * This product includes software developed by Bill Paul. 18c0d7d4d4SBill Paul * 4. Neither the name of the author nor the names of any co-contributors 19c0d7d4d4SBill Paul * may be used to endorse or promote products derived from this software 20c0d7d4d4SBill Paul * without specific prior written permission. 21c0d7d4d4SBill Paul * 22c0d7d4d4SBill Paul * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND 23c0d7d4d4SBill Paul * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 24c0d7d4d4SBill Paul * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 25c0d7d4d4SBill Paul * ARE DISCLAIMED. IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD 26c0d7d4d4SBill Paul * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 27c0d7d4d4SBill Paul * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 28c0d7d4d4SBill Paul * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 29c0d7d4d4SBill Paul * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 30c0d7d4d4SBill Paul * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 31c0d7d4d4SBill Paul * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF 32c0d7d4d4SBill Paul * THE POSSIBILITY OF SUCH DAMAGE. 33c0d7d4d4SBill Paul */ 34c0d7d4d4SBill Paul 35c0d7d4d4SBill Paul #ifndef _DEV_MII_BRGPHYREG_H_ 36c0d7d4d4SBill Paul #define _DEV_MII_BRGPHYREG_H_ 37c0d7d4d4SBill Paul 38c0d7d4d4SBill Paul /* 39c0d7d4d4SBill Paul * Broadcom BCM5400 registers 40c0d7d4d4SBill Paul */ 41c0d7d4d4SBill Paul 42c0d7d4d4SBill Paul #define BRGPHY_MII_BMCR 0x00 43c0d7d4d4SBill Paul #define BRGPHY_BMCR_RESET 0x8000 44c0d7d4d4SBill Paul #define BRGPHY_BMCR_LOOP 0x4000 4550331330SJung-uk Kim #define BRGPHY_BMCR_SPD0 0x2000 /* Speed select, lower bit */ 46c0d7d4d4SBill Paul #define BRGPHY_BMCR_AUTOEN 0x1000 /* Autoneg enabled */ 47c0d7d4d4SBill Paul #define BRGPHY_BMCR_PDOWN 0x0800 /* Power down */ 48c0d7d4d4SBill Paul #define BRGPHY_BMCR_ISO 0x0400 /* Isolate */ 49c0d7d4d4SBill Paul #define BRGPHY_BMCR_STARTNEG 0x0200 /* Restart autoneg */ 50c0d7d4d4SBill Paul #define BRGPHY_BMCR_FDX 0x0100 /* Duplex mode */ 51c0d7d4d4SBill Paul #define BRGPHY_BMCR_CTEST 0x0080 /* Collision test enable */ 52c0d7d4d4SBill Paul #define BRGPHY_BMCR_SPD1 0x0040 /* Speed select, upper bit */ 53c0d7d4d4SBill Paul 54c0d7d4d4SBill Paul #define BRGPHY_S1000 BRGPHY_BMCR_SPD1 /* 1000mbps */ 55c0d7d4d4SBill Paul #define BRGPHY_S100 BRGPHY_BMCR_SPD0 /* 100mpbs */ 56c0d7d4d4SBill Paul #define BRGPHY_S10 0 /* 10mbps */ 57c0d7d4d4SBill Paul 58c0d7d4d4SBill Paul #define BRGPHY_MII_BMSR 0x01 59c0d7d4d4SBill Paul #define BRGPHY_BMSR_EXTSTS 0x0100 /* Extended status present */ 60c0d7d4d4SBill Paul #define BRGPHY_BMSR_PRESUB 0x0040 /* Preamble surpression */ 61c0d7d4d4SBill Paul #define BRGPHY_BMSR_ACOMP 0x0020 /* Autoneg complete */ 626882cb0cSMarius Strobl #define BRGPHY_BMSR_RFAULT 0x0010 /* Remote fault condition occurred */ 63c0d7d4d4SBill Paul #define BRGPHY_BMSR_ANEG 0x0008 /* Autoneg capable */ 64c0d7d4d4SBill Paul #define BRGPHY_BMSR_LINK 0x0004 /* Link status */ 65c0d7d4d4SBill Paul #define BRGPHY_BMSR_JABBER 0x0002 /* Jabber detected */ 66c0d7d4d4SBill Paul #define BRGPHY_BMSR_EXT 0x0001 /* Extended capability */ 67c0d7d4d4SBill Paul 68c0d7d4d4SBill Paul #define BRGPHY_MII_ANAR 0x04 69c0d7d4d4SBill Paul #define BRGPHY_ANAR_NP 0x8000 /* Next page */ 70c0d7d4d4SBill Paul #define BRGPHY_ANAR_RF 0x2000 /* Remote fault */ 71e1968a0dSBill Paul #define BRGPHY_ANAR_ASP 0x0800 /* Asymmetric Pause */ 72c0d7d4d4SBill Paul #define BRGPHY_ANAR_PC 0x0400 /* Pause capable */ 7350331330SJung-uk Kim #define BRGPHY_ANAR_SEL 0x001F /* Selector field, 00001=Ethernet */ 74c0d7d4d4SBill Paul 75c0d7d4d4SBill Paul #define BRGPHY_MII_ANLPAR 0x05 76c0d7d4d4SBill Paul #define BRGPHY_ANLPAR_NP 0x8000 /* Next page */ 77c0d7d4d4SBill Paul #define BRGPHY_ANLPAR_RF 0x2000 /* Remote fault */ 78e1968a0dSBill Paul #define BRGPHY_ANLPAR_ASP 0x0800 /* Asymmetric Pause */ 79c0d7d4d4SBill Paul #define BRGPHY_ANLPAR_PC 0x0400 /* Pause capable */ 8050331330SJung-uk Kim #define BRGPHY_ANLPAR_SEL 0x001F /* Selector field, 00001=Ethernet */ 81c0d7d4d4SBill Paul 8250331330SJung-uk Kim #define BRGPHY_SEL_TYPE 0x0001 /* Ethernet */ 83c0d7d4d4SBill Paul 84c0d7d4d4SBill Paul #define BRGPHY_MII_ANER 0x06 85c0d7d4d4SBill Paul #define BRGPHY_ANER_PDF 0x0010 /* Parallel detection fault */ 86c0d7d4d4SBill Paul #define BRGPHY_ANER_LPNP 0x0008 /* Link partner can next page */ 87c0d7d4d4SBill Paul #define BRGPHY_ANER_NP 0x0004 /* Local PHY can next page */ 88c0d7d4d4SBill Paul #define BRGPHY_ANER_RX 0x0002 /* Next page received */ 89c0d7d4d4SBill Paul #define BRGPHY_ANER_LPAN 0x0001 /* Link partner autoneg capable */ 90c0d7d4d4SBill Paul 91c0d7d4d4SBill Paul #define BRGPHY_MII_NEXTP 0x07 /* Next page */ 92c0d7d4d4SBill Paul 93c0d7d4d4SBill Paul #define BRGPHY_MII_NEXTP_LP 0x08 /* Next page of link partner */ 94c0d7d4d4SBill Paul 95c0d7d4d4SBill Paul #define BRGPHY_MII_1000CTL 0x09 /* 1000baseT control */ 9650331330SJung-uk Kim #define BRGPHY_1000CTL_TST 0xE000 /* Test modes */ 97c0d7d4d4SBill Paul #define BRGPHY_1000CTL_MSE 0x1000 /* Master/Slave enable */ 98c0d7d4d4SBill Paul #define BRGPHY_1000CTL_MSC 0x0800 /* Master/Slave configuration */ 99c0d7d4d4SBill Paul #define BRGPHY_1000CTL_RD 0x0400 /* Repeater/DTE */ 100c0d7d4d4SBill Paul #define BRGPHY_1000CTL_AFD 0x0200 /* Advertise full duplex */ 101c0d7d4d4SBill Paul #define BRGPHY_1000CTL_AHD 0x0100 /* Advertise half duplex */ 102c0d7d4d4SBill Paul 103c0d7d4d4SBill Paul #define BRGPHY_MII_1000STS 0x0A /* 1000baseT status */ 104c0d7d4d4SBill Paul #define BRGPHY_1000STS_MSF 0x8000 /* Master/slave fault */ 105c0d7d4d4SBill Paul #define BRGPHY_1000STS_MSR 0x4000 /* Master/slave result */ 106c0d7d4d4SBill Paul #define BRGPHY_1000STS_LRS 0x2000 /* Local receiver status */ 107c0d7d4d4SBill Paul #define BRGPHY_1000STS_RRS 0x1000 /* Remote receiver status */ 108c0d7d4d4SBill Paul #define BRGPHY_1000STS_LPFD 0x0800 /* Link partner can FD */ 109c0d7d4d4SBill Paul #define BRGPHY_1000STS_LPHD 0x0400 /* Link partner can HD */ 110c0d7d4d4SBill Paul #define BRGPHY_1000STS_IEC 0x00FF /* Idle error count */ 111c0d7d4d4SBill Paul 112c0d7d4d4SBill Paul #define BRGPHY_MII_EXTSTS 0x0F /* Extended status */ 113c0d7d4d4SBill Paul #define BRGPHY_EXTSTS_X_FD_CAP 0x8000 /* 1000base-X FD capable */ 114c0d7d4d4SBill Paul #define BRGPHY_EXTSTS_X_HD_CAP 0x4000 /* 1000base-X HD capable */ 115c0d7d4d4SBill Paul #define BRGPHY_EXTSTS_T_FD_CAP 0x2000 /* 1000base-T FD capable */ 116c0d7d4d4SBill Paul #define BRGPHY_EXTSTS_T_HD_CAP 0x1000 /* 1000base-T HD capable */ 117c0d7d4d4SBill Paul 118c0d7d4d4SBill Paul #define BRGPHY_MII_PHY_EXTCTL 0x10 /* PHY extended control */ 119c0d7d4d4SBill Paul #define BRGPHY_PHY_EXTCTL_MAC_PHY 0x8000 /* 10BIT/GMI-interface */ 120c0d7d4d4SBill Paul #define BRGPHY_PHY_EXTCTL_DIS_CROSS 0x4000 /* Disable MDI crossover */ 12150331330SJung-uk Kim #define BRGPHY_PHY_EXTCTL_TX_DIS 0x2000 /* TX output disabled */ 122c0d7d4d4SBill Paul #define BRGPHY_PHY_EXTCTL_INT_DIS 0x1000 /* Interrupts disabled */ 123c0d7d4d4SBill Paul #define BRGPHY_PHY_EXTCTL_F_INT 0x0800 /* Force interrupt */ 124c0d7d4d4SBill Paul #define BRGPHY_PHY_EXTCTL_BY_45 0x0400 /* Bypass 4B5B-Decoder */ 125c0d7d4d4SBill Paul #define BRGPHY_PHY_EXTCTL_BY_SCR 0x0200 /* Bypass scrambler */ 126c0d7d4d4SBill Paul #define BRGPHY_PHY_EXTCTL_BY_MLT3 0x0100 /* Bypass MLT3 encoder */ 127c0d7d4d4SBill Paul #define BRGPHY_PHY_EXTCTL_BY_RXA 0x0080 /* Bypass RX alignment */ 128c0d7d4d4SBill Paul #define BRGPHY_PHY_EXTCTL_RES_SCR 0x0040 /* Reset scrambler */ 129c0d7d4d4SBill Paul #define BRGPHY_PHY_EXTCTL_EN_LTR 0x0020 /* Enable LED traffic mode */ 130c0d7d4d4SBill Paul #define BRGPHY_PHY_EXTCTL_LED_ON 0x0010 /* Force LEDs on */ 131c0d7d4d4SBill Paul #define BRGPHY_PHY_EXTCTL_LED_OFF 0x0008 /* Force LEDs off */ 132c0d7d4d4SBill Paul #define BRGPHY_PHY_EXTCTL_EX_IPG 0x0004 /* Extended TX IPG mode */ 133c0d7d4d4SBill Paul #define BRGPHY_PHY_EXTCTL_3_LED 0x0002 /* Three link LED mode */ 134c0d7d4d4SBill Paul #define BRGPHY_PHY_EXTCTL_HIGH_LA 0x0001 /* GMII Fifo Elasticy (?) */ 135c0d7d4d4SBill Paul 136c0d7d4d4SBill Paul #define BRGPHY_MII_PHY_EXTSTS 0x11 /* PHY extended status */ 137c0d7d4d4SBill Paul #define BRGPHY_PHY_EXTSTS_CROSS_STAT 0x2000 /* MDI crossover status */ 138c0d7d4d4SBill Paul #define BRGPHY_PHY_EXTSTS_INT_STAT 0x1000 /* Interrupt status */ 139c0d7d4d4SBill Paul #define BRGPHY_PHY_EXTSTS_RRS 0x0800 /* Remote receiver status */ 140c0d7d4d4SBill Paul #define BRGPHY_PHY_EXTSTS_LRS 0x0400 /* Local receiver status */ 141c0d7d4d4SBill Paul #define BRGPHY_PHY_EXTSTS_LOCKED 0x0200 /* Locked */ 142c0d7d4d4SBill Paul #define BRGPHY_PHY_EXTSTS_LS 0x0100 /* Link status */ 143c0d7d4d4SBill Paul #define BRGPHY_PHY_EXTSTS_RF 0x0080 /* Remove fault */ 144c0d7d4d4SBill Paul #define BRGPHY_PHY_EXTSTS_CE_ER 0x0040 /* Carrier ext error */ 145c0d7d4d4SBill Paul #define BRGPHY_PHY_EXTSTS_BAD_SSD 0x0020 /* Bad SSD */ 146c0d7d4d4SBill Paul #define BRGPHY_PHY_EXTSTS_BAD_ESD 0x0010 /* Bad ESS */ 147c0d7d4d4SBill Paul #define BRGPHY_PHY_EXTSTS_RX_ER 0x0008 /* RX error */ 148c0d7d4d4SBill Paul #define BRGPHY_PHY_EXTSTS_TX_ER 0x0004 /* TX error */ 149c0d7d4d4SBill Paul #define BRGPHY_PHY_EXTSTS_LOCK_ER 0x0002 /* Lock error */ 150c0d7d4d4SBill Paul #define BRGPHY_PHY_EXTSTS_MLT3_ER 0x0001 /* MLT3 code error */ 151c0d7d4d4SBill Paul 152c0d7d4d4SBill Paul #define BRGPHY_MII_RXERRCNT 0x12 /* RX error counter */ 153c0d7d4d4SBill Paul 15450331330SJung-uk Kim #define BRGPHY_MII_FCERRCNT 0x13 /* False carrier sense counter */ 155c0d7d4d4SBill Paul #define BGRPHY_FCERRCNT 0x00FF /* False carrier counter */ 156c0d7d4d4SBill Paul 157c0d7d4d4SBill Paul #define BRGPHY_MII_RXNOCNT 0x14 /* RX not OK counter */ 158c0d7d4d4SBill Paul #define BRGPHY_RXNOCNT_LOCAL 0xFF00 /* Local RX not OK counter */ 159c0d7d4d4SBill Paul #define BRGPHY_RXNOCNT_REMOTE 0x00FF /* Local RX not OK counter */ 160c0d7d4d4SBill Paul 1619aa35f23SBill Paul #define BRGPHY_MII_DSP_RW_PORT 0x15 /* DSP coefficient r/w port */ 1629aa35f23SBill Paul 163245dd946SBill Paul #define BRGPHY_MII_DSP_ADDR_REG 0x17 /* DSP coefficient addr register */ 16438cc658fSJohn Baldwin #define BRGPHY_MII_EPHY_PTEST 0x17 /* 5906 PHY register */ 1659aa35f23SBill Paul 1669aa35f23SBill Paul #define BRGPHY_DSP_TAP_NUMBER_MASK 0x00 1679aa35f23SBill Paul #define BRGPHY_DSP_AGC_A 0x00 1689aa35f23SBill Paul #define BRGPHY_DSP_AGC_B 0x01 1699aa35f23SBill Paul #define BRGPHY_DSP_MSE_PAIR_STATUS 0x02 1709aa35f23SBill Paul #define BRGPHY_DSP_SOFT_DECISION 0x03 1719aa35f23SBill Paul #define BRGPHY_DSP_PHASE_REG 0x04 1729aa35f23SBill Paul #define BRGPHY_DSP_SKEW 0x05 1739aa35f23SBill Paul #define BRGPHY_DSP_POWER_SAVER_UPPER_BOUND 0x06 1749aa35f23SBill Paul #define BRGPHY_DSP_POWER_SAVER_LOWER_BOUND 0x07 1759aa35f23SBill Paul #define BRGPHY_DSP_LAST_ECHO 0x08 1769aa35f23SBill Paul #define BRGPHY_DSP_FREQUENCY 0x09 1779aa35f23SBill Paul #define BRGPHY_DSP_PLL_BANDWIDTH 0x0A 1789aa35f23SBill Paul #define BRGPHY_DSP_PLL_PHASE_OFFSET 0x0B 1799aa35f23SBill Paul 1809aa35f23SBill Paul #define BRGPHYDSP_FILTER_DCOFFSET 0x0C00 1819aa35f23SBill Paul #define BRGPHY_DSP_FILTER_FEXT3 0x0B00 1829aa35f23SBill Paul #define BRGPHY_DSP_FILTER_FEXT2 0x0A00 1839aa35f23SBill Paul #define BRGPHY_DSP_FILTER_FEXT1 0x0900 1849aa35f23SBill Paul #define BRGPHY_DSP_FILTER_FEXT0 0x0800 1859aa35f23SBill Paul #define BRGPHY_DSP_FILTER_NEXT3 0x0700 1869aa35f23SBill Paul #define BRGPHY_DSP_FILTER_NEXT2 0x0600 1879aa35f23SBill Paul #define BRGPHY_DSP_FILTER_NEXT1 0x0500 1889aa35f23SBill Paul #define BRGPHY_DSP_FILTER_NEXT0 0x0400 1899aa35f23SBill Paul #define BRGPHY_DSP_FILTER_ECHO 0x0300 1909aa35f23SBill Paul #define BRGPHY_DSP_FILTER_DFE 0x0200 1919aa35f23SBill Paul #define BRGPHY_DSP_FILTER_FFE 0x0100 1929aa35f23SBill Paul 1939aa35f23SBill Paul #define BRGPHY_DSP_CONTROL_ALL_FILTERS 0x1000 1949aa35f23SBill Paul 1959aa35f23SBill Paul #define BRGPHY_DSP_SEL_CH_0 0x0000 1969aa35f23SBill Paul #define BRGPHY_DSP_SEL_CH_1 0x2000 1979aa35f23SBill Paul #define BRGPHY_DSP_SEL_CH_2 0x4000 1989aa35f23SBill Paul #define BRGPHY_DSP_SEL_CH_3 0x6000 1999aa35f23SBill Paul 200c0d7d4d4SBill Paul #define BRGPHY_MII_AUXCTL 0x18 /* AUX control */ 201c0d7d4d4SBill Paul #define BRGPHY_AUXCTL_LOW_SQ 0x8000 /* Low squelch */ 202c0d7d4d4SBill Paul #define BRGPHY_AUXCTL_LONG_PKT 0x4000 /* RX long packets */ 203c0d7d4d4SBill Paul #define BRGPHY_AUXCTL_ER_CTL 0x3000 /* Edgerate control */ 204c0d7d4d4SBill Paul #define BRGPHY_AUXCTL_TX_TST 0x0400 /* TX test, always 1 */ 205c0d7d4d4SBill Paul #define BRGPHY_AUXCTL_DIS_PRF 0x0080 /* dis part resp filter */ 206c0d7d4d4SBill Paul #define BRGPHY_AUXCTL_DIAG_MODE 0x0004 /* Diagnostic mode */ 207c0d7d4d4SBill Paul 208c0d7d4d4SBill Paul #define BRGPHY_MII_AUXSTS 0x19 /* AUX status */ 20950331330SJung-uk Kim #define BRGPHY_AUXSTS_ACOMP 0x8000 /* Autoneg complete */ 21050331330SJung-uk Kim #define BRGPHY_AUXSTS_AN_ACK 0x4000 /* Autoneg complete ack */ 21150331330SJung-uk Kim #define BRGPHY_AUXSTS_AN_ACK_D 0x2000 /* Autoneg complete ack detect */ 21250331330SJung-uk Kim #define BRGPHY_AUXSTS_AN_NPW 0x1000 /* Autoneg next page wait */ 2137656f58eSDavid Christensen #define BRGPHY_AUXSTS_AN_RES 0x0700 /* Autoneg HCD */ 214c0d7d4d4SBill Paul #define BRGPHY_AUXSTS_PDF 0x0080 /* Parallel detect. fault */ 21550331330SJung-uk Kim #define BRGPHY_AUXSTS_RF 0x0040 /* Remote fault */ 21650331330SJung-uk Kim #define BRGPHY_AUXSTS_ANP_R 0x0020 /* Autoneg page received */ 21750331330SJung-uk Kim #define BRGPHY_AUXSTS_LP_ANAB 0x0010 /* Link partner autoneg ability */ 21850331330SJung-uk Kim #define BRGPHY_AUXSTS_LP_NPAB 0x0008 /* Link partner next page ability */ 219c0d7d4d4SBill Paul #define BRGPHY_AUXSTS_LINK 0x0004 /* Link status */ 220c0d7d4d4SBill Paul #define BRGPHY_AUXSTS_PRR 0x0002 /* Pause resolution-RX */ 221c0d7d4d4SBill Paul #define BRGPHY_AUXSTS_PRT 0x0001 /* Pause resolution-TX */ 222c0d7d4d4SBill Paul 223c0d7d4d4SBill Paul #define BRGPHY_RES_1000FD 0x0700 /* 1000baseT full duplex */ 224c0d7d4d4SBill Paul #define BRGPHY_RES_1000HD 0x0600 /* 1000baseT half duplex */ 225e1968a0dSBill Paul #define BRGPHY_RES_100FD 0x0500 /* 100baseT full duplex */ 226e1968a0dSBill Paul #define BRGPHY_RES_100T4 0x0400 /* 100baseT4 */ 227e1968a0dSBill Paul #define BRGPHY_RES_100HD 0x0300 /* 100baseT half duplex */ 228fe5c3229SPaul Saab #define BRGPHY_RES_10FD 0x0200 /* 10baseT full duplex */ 229fe5c3229SPaul Saab #define BRGPHY_RES_10HD 0x0100 /* 10baseT half duplex */ 230c0d7d4d4SBill Paul 23150331330SJung-uk Kim #define BRGPHY_MII_ISR 0x1A /* Interrupt status */ 232c0d7d4d4SBill Paul #define BRGPHY_ISR_PSERR 0x4000 /* Pair swap error */ 233c0d7d4d4SBill Paul #define BRGPHY_ISR_MDXI_SC 0x2000 /* MDIX Status Change */ 23450331330SJung-uk Kim #define BRGPHY_ISR_HCT 0x1000 /* Counter above 32K */ 23550331330SJung-uk Kim #define BRGPHY_ISR_LCT 0x0800 /* All counter below 128 */ 236c0d7d4d4SBill Paul #define BRGPHY_ISR_AN_PR 0x0400 /* Autoneg page received */ 237c0d7d4d4SBill Paul #define BRGPHY_ISR_NO_HDCL 0x0200 /* No HCD Link */ 238c0d7d4d4SBill Paul #define BRGPHY_ISR_NO_HDC 0x0100 /* No HCD */ 239c0d7d4d4SBill Paul #define BRGPHY_ISR_USHDC 0x0080 /* Negotiated Unsupported HCD */ 240c0d7d4d4SBill Paul #define BRGPHY_ISR_SCR_S_ERR 0x0040 /* Scrambler sync error */ 241c0d7d4d4SBill Paul #define BRGPHY_ISR_RRS_CHG 0x0020 /* Remote RX status change */ 242c0d7d4d4SBill Paul #define BRGPHY_ISR_LRS_CHG 0x0010 /* Local RX status change */ 243c0d7d4d4SBill Paul #define BRGPHY_ISR_DUP_CHG 0x0008 /* Duplex mode change */ 244c0d7d4d4SBill Paul #define BRGPHY_ISR_LSP_CHG 0x0004 /* Link speed changed */ 245c0d7d4d4SBill Paul #define BRGPHY_ISR_LNK_CHG 0x0002 /* Link status change */ 24650331330SJung-uk Kim #define BRGPHY_ISR_CRCERR 0x0001 /* CRC error */ 247c0d7d4d4SBill Paul 24850331330SJung-uk Kim #define BRGPHY_MII_IMR 0x1B /* Interrupt mask */ 249c0d7d4d4SBill Paul #define BRGPHY_IMR_PSERR 0x4000 /* Pair swap error */ 250c0d7d4d4SBill Paul #define BRGPHY_IMR_MDXI_SC 0x2000 /* MDIX Status Change */ 25150331330SJung-uk Kim #define BRGPHY_IMR_HCT 0x1000 /* Counter above 32K */ 25250331330SJung-uk Kim #define BRGPHY_IMR_LCT 0x0800 /* All counter below 128 */ 253c0d7d4d4SBill Paul #define BRGPHY_IMR_AN_PR 0x0400 /* Autoneg page received */ 254c0d7d4d4SBill Paul #define BRGPHY_IMR_NO_HDCL 0x0200 /* No HCD Link */ 255c0d7d4d4SBill Paul #define BRGPHY_IMR_NO_HDC 0x0100 /* No HCD */ 256c0d7d4d4SBill Paul #define BRGPHY_IMR_USHDC 0x0080 /* Negotiated Unsupported HCD */ 257c0d7d4d4SBill Paul #define BRGPHY_IMR_SCR_S_ERR 0x0040 /* Scrambler sync error */ 258c0d7d4d4SBill Paul #define BRGPHY_IMR_RRS_CHG 0x0020 /* Remote RX status change */ 259c0d7d4d4SBill Paul #define BRGPHY_IMR_LRS_CHG 0x0010 /* Local RX status change */ 260c0d7d4d4SBill Paul #define BRGPHY_IMR_DUP_CHG 0x0008 /* Duplex mode change */ 261c0d7d4d4SBill Paul #define BRGPHY_IMR_LSP_CHG 0x0004 /* Link speed changed */ 262c0d7d4d4SBill Paul #define BRGPHY_IMR_LNK_CHG 0x0002 /* Link status change */ 26350331330SJung-uk Kim #define BRGPHY_IMR_CRCERR 0x0001 /* CRC error */ 264c0d7d4d4SBill Paul 2657656f58eSDavid Christensen /*******************************************************/ 2667656f58eSDavid Christensen /* Begin: Shared SerDes PHY register definitions */ 2677656f58eSDavid Christensen /*******************************************************/ 2687656f58eSDavid Christensen 2697656f58eSDavid Christensen /* SerDes autoneg is different from copper */ 2707656f58eSDavid Christensen #define BRGPHY_SERDES_ANAR 0x04 2717656f58eSDavid Christensen #define BRGPHY_SERDES_ANAR_FDX 0x0020 2727656f58eSDavid Christensen #define BRGPHY_SERDES_ANAR_HDX 0x0040 2737656f58eSDavid Christensen #define BRGPHY_SERDES_ANAR_NO_PAUSE (0x0 << 7) 2747656f58eSDavid Christensen #define BRGPHY_SERDES_ANAR_SYM_PAUSE (0x1 << 7) 2757656f58eSDavid Christensen #define BRGPHY_SERDES_ANAR_ASYM_PAUSE (0x2 << 7) 2767656f58eSDavid Christensen #define BRGPHY_SERDES_ANAR_BOTH_PAUSE (0x3 << 7) 2777656f58eSDavid Christensen 2787656f58eSDavid Christensen #define BRGPHY_SERDES_ANLPAR 0x05 2797656f58eSDavid Christensen #define BRGPHY_SERDES_ANLPAR_FDX 0x0020 2807656f58eSDavid Christensen #define BRGPHY_SERDES_ANLPAR_HDX 0x0040 2817656f58eSDavid Christensen #define BRGPHY_SERDES_ANLPAR_NO_PAUSE (0x0 << 7) 2827656f58eSDavid Christensen #define BRGPHY_SERDES_ANLPAR_SYM_PAUSE (0x1 << 7) 2837656f58eSDavid Christensen #define BRGPHY_SERDES_ANLPAR_ASYM_PAUSE (0x2 << 7) 2847656f58eSDavid Christensen #define BRGPHY_SERDES_ANLPAR_BOTH_PAUSE (0x3 << 7) 2857656f58eSDavid Christensen 2867656f58eSDavid Christensen /*******************************************************/ 2877656f58eSDavid Christensen /* End: Shared SerDes PHY register definitions */ 2887656f58eSDavid Christensen /*******************************************************/ 2897656f58eSDavid Christensen 2907656f58eSDavid Christensen /*******************************************************/ 2917656f58eSDavid Christensen /* Begin: PHY register values for the 5706 PHY */ 2927656f58eSDavid Christensen /*******************************************************/ 2937656f58eSDavid Christensen 2947656f58eSDavid Christensen /* 295*349eddbdSMike Karels * Aux control shadow register, bits 0-2 select function (0x00 to 296*349eddbdSMike Karels * 0x07). 297*349eddbdSMike Karels */ 298*349eddbdSMike Karels #define BRGPHY_AUXCTL_SHADOW_MISC 0x07 299*349eddbdSMike Karels #define BRGPHY_AUXCTL_MISC_DATA_MASK 0x7ff8 300*349eddbdSMike Karels #define BRGPHY_AUXCTL_MISC_READ_SHIFT 12 301*349eddbdSMike Karels #define BRGPHY_AUXCTL_MISC_WRITE_EN 0x8000 302*349eddbdSMike Karels #define BRGPHY_AUXCTL_MISC_RGMII_SKEW_EN 0x0200 303*349eddbdSMike Karels #define BRGPHY_AUXCTL_MISC_WIRESPEED_EN 0x0010 304*349eddbdSMike Karels 305*349eddbdSMike Karels /* 3067656f58eSDavid Christensen * Shadow register 0x1C, bit 15 is write enable, 3077656f58eSDavid Christensen * bits 14-10 select function (0x00 to 0x1F). 3087656f58eSDavid Christensen */ 3097656f58eSDavid Christensen #define BRGPHY_MII_SHADOW_1C 0x1C 3107656f58eSDavid Christensen #define BRGPHY_SHADOW_1C_WRITE_EN 0x8000 3117656f58eSDavid Christensen #define BRGPHY_SHADOW_1C_SELECT_MASK 0x7C00 312*349eddbdSMike Karels #define BRGPHY_SHADOW_1C_DATA_MASK 0x03FF 313*349eddbdSMike Karels 314*349eddbdSMike Karels /* Shadow 0x1C Clock Alignment Control Register (select value 0x03) */ 315*349eddbdSMike Karels #define BRGPHY_SHADOW_1C_CLK_CTRL (0x03 << 10) 316*349eddbdSMike Karels #define BRGPHY_SHADOW_1C_GTXCLK_EN 0x0200 3177656f58eSDavid Christensen 3187656f58eSDavid Christensen /* Shadow 0x1C Mode Control Register (select value 0x1F) */ 3197656f58eSDavid Christensen #define BRGPHY_SHADOW_1C_MODE_CTRL (0x1F << 10) 3207656f58eSDavid Christensen /* When set, Regs 0-0x0F are 1000X, else 1000T */ 3217656f58eSDavid Christensen #define BRGPHY_SHADOW_1C_ENA_1000X 0x0001 3227656f58eSDavid Christensen 32350331330SJung-uk Kim #define BRGPHY_MII_TEST1 0x1E 32408bf8bb7SJung-uk Kim #define BRGPHY_TEST1_TRIM_EN 0x0010 32508bf8bb7SJung-uk Kim #define BRGPHY_TEST1_CRC_EN 0x8000 32608bf8bb7SJung-uk Kim 3277656f58eSDavid Christensen #define BRGPHY_MII_TEST2 0x1F 3287656f58eSDavid Christensen 3297656f58eSDavid Christensen /*******************************************************/ 3307656f58eSDavid Christensen /* End: PHY register values for the 5706 PHY */ 3317656f58eSDavid Christensen /*******************************************************/ 3327656f58eSDavid Christensen 3337656f58eSDavid Christensen /*******************************************************/ 3347656f58eSDavid Christensen /* Begin: PHY register values for the 5708S SerDes PHY */ 3357656f58eSDavid Christensen /*******************************************************/ 3367656f58eSDavid Christensen 3377656f58eSDavid Christensen /* Autoneg Next Page Transmit 1 Regiser */ 3387656f58eSDavid Christensen #define BRGPHY_5708S_ANEG_NXT_PG_XMIT1 0x0B 3397656f58eSDavid Christensen #define BRGPHY_5708S_ANEG_NXT_PG_XMIT1_25G 0x0001 3407656f58eSDavid Christensen 3417656f58eSDavid Christensen /* Use the BLOCK_ADDR register to select the page for registers 0x10 to 0x1E */ 3427656f58eSDavid Christensen #define BRGPHY_5708S_BLOCK_ADDR 0x1f 3437656f58eSDavid Christensen #define BRGPHY_5708S_DIG_PG0 0x0000 3447656f58eSDavid Christensen #define BRGPHY_5708S_DIG3_PG2 0x0002 3457656f58eSDavid Christensen #define BRGPHY_5708S_TX_MISC_PG5 0x0005 3467656f58eSDavid Christensen 3477656f58eSDavid Christensen /* 5708S SerDes "Digital" Registers (page 0) */ 3487656f58eSDavid Christensen #define BRGPHY_5708S_PG0_1000X_CTL1 0x10 3497656f58eSDavid Christensen #define BRGPHY_5708S_PG0_1000X_CTL1_AUTODET_EN 0x0010 3507656f58eSDavid Christensen #define BRGPHY_5708S_PG0_1000X_CTL1_FIBER_MODE 0x0001 3517656f58eSDavid Christensen 3527656f58eSDavid Christensen #define BRGPHY_5708S_PG0_1000X_STAT1 0x14 3537656f58eSDavid Christensen #define BRGPHY_5708S_PG0_1000X_STAT1_LINK 0x0002 3547656f58eSDavid Christensen #define BRGPHY_5708S_PG0_1000X_STAT1_FDX 0x0004 3557656f58eSDavid Christensen #define BRGPHY_5708S_PG0_1000X_STAT1_SPEED_MASK 0x0018 3567656f58eSDavid Christensen #define BRGPHY_5708S_PG0_1000X_STAT1_SPEED_10 (0x0 << 3) 3577656f58eSDavid Christensen #define BRGPHY_5708S_PG0_1000X_STAT1_SPEED_100 (0x1 << 3) 3587656f58eSDavid Christensen #define BRGPHY_5708S_PG0_1000X_STAT1_SPEED_1G (0x2 << 3) 3597656f58eSDavid Christensen #define BRGPHY_5708S_PG0_1000X_STAT1_SPEED_25G (0x3 << 3) 3607656f58eSDavid Christensen 3617656f58eSDavid Christensen #define BRGPHY_5708S_PG0_1000X_CTL2 0x11 3627656f58eSDavid Christensen #define BRGPHY_5708S_PG0_1000X_CTL2_PAR_DET_EN 0x0001 3637656f58eSDavid Christensen 3647656f58eSDavid Christensen /* 5708S SerDes "Digital 3" Registers (page 2) */ 3657656f58eSDavid Christensen #define BRGPHY_5708S_PG2_DIGCTL_3_0 0x10 3667656f58eSDavid Christensen #define BRGPHY_5708S_PG2_DIGCTL_3_0_USE_IEEE 0x0001 3677656f58eSDavid Christensen 3687656f58eSDavid Christensen /* 5708S SerDes "TX Misc" Registers (page 5) */ 3697656f58eSDavid Christensen #define BRGPHY_5708S_PG5_2500STATUS1 0x10 3707656f58eSDavid Christensen #define BRGPHY_5708S_PG5_TXACTL1 0x15 3717656f58eSDavid Christensen #define BRGPHY_5708S_PG5_TXACTL3 0x17 3727656f58eSDavid Christensen 3737656f58eSDavid Christensen /*******************************************************/ 3747656f58eSDavid Christensen /* End: PHY register values for the 5708S SerDes PHY */ 3757656f58eSDavid Christensen /*******************************************************/ 3767656f58eSDavid Christensen 377b249ff39SDavid Christensen /*******************************************************/ 378b249ff39SDavid Christensen /* Begin: PHY register values for the 5709S SerDes PHY */ 379b249ff39SDavid Christensen /*******************************************************/ 380b249ff39SDavid Christensen 381b249ff39SDavid Christensen /* 5709S SerDes "General Purpose Status" Registers */ 382b249ff39SDavid Christensen #define BRGPHY_BLOCK_ADDR_GP_STATUS 0x8120 383b249ff39SDavid Christensen #define BRGPHY_GP_STATUS_TOP_ANEG_STATUS 0x1B 384b249ff39SDavid Christensen #define BRGPHY_GP_STATUS_TOP_ANEG_SPEED_MASK 0x3F00 385b249ff39SDavid Christensen #define BRGPHY_GP_STATUS_TOP_ANEG_SPEED_10 0x0000 386b249ff39SDavid Christensen #define BRGPHY_GP_STATUS_TOP_ANEG_SPEED_100 0x0100 387b249ff39SDavid Christensen #define BRGPHY_GP_STATUS_TOP_ANEG_SPEED_1G 0x0200 388b249ff39SDavid Christensen #define BRGPHY_GP_STATUS_TOP_ANEG_SPEED_25G 0x0300 389b249ff39SDavid Christensen #define BRGPHY_GP_STATUS_TOP_ANEG_SPEED_1GKX 0x0D00 390b249ff39SDavid Christensen #define BRGPHY_GP_STATUS_TOP_ANEG_FDX 0x0008 391b249ff39SDavid Christensen #define BRGPHY_GP_STATUS_TOP_ANEG_LINK_UP 0x0004 392b249ff39SDavid Christensen #define BRGPHY_GP_STATUS_TOP_ANEG_CL73_COMP 0x0001 393b249ff39SDavid Christensen 394b249ff39SDavid Christensen /* 5709S SerDes "SerDes Digital" Registers */ 395b249ff39SDavid Christensen #define BRGPHY_BLOCK_ADDR_SERDES_DIG 0x8300 396b249ff39SDavid Christensen #define BRGPHY_SERDES_DIG_1000X_CTL1 0x0010 397b249ff39SDavid Christensen #define BRGPHY_SD_DIG_1000X_CTL1_AUTODET 0x0010 398b249ff39SDavid Christensen #define BRGPHY_SD_DIG_1000X_CTL1_FIBER 0x0001 399b249ff39SDavid Christensen 400b249ff39SDavid Christensen /* 5709S SerDes "Over 1G" Registers */ 401b249ff39SDavid Christensen #define BRGPHY_BLOCK_ADDR_OVER_1G 0x8320 402b249ff39SDavid Christensen #define BRGPHY_OVER_1G_UNFORMAT_PG1 0x19 403b249ff39SDavid Christensen 404b249ff39SDavid Christensen /* 5709S SerDes "Multi-Rate Backplane Ethernet" Registers */ 405b249ff39SDavid Christensen #define BRGPHY_BLOCK_ADDR_MRBE 0x8350 406b249ff39SDavid Christensen #define BRGPHY_MRBE_MSG_PG5_NP 0x10 407b249ff39SDavid Christensen #define BRGPHY_MRBE_MSG_PG5_NP_MBRE 0x0001 408a8924cdeSPyun YongHyeon #define BRGPHY_MRBE_MSG_PG5_NP_T2 0x0002 409b249ff39SDavid Christensen 410b249ff39SDavid Christensen /* 5709S SerDes "IEEE Clause 73 User B0" Registers */ 411b249ff39SDavid Christensen #define BRGPHY_BLOCK_ADDR_CL73_USER_B0 0x8370 412b249ff39SDavid Christensen #define BRGPHY_CL73_USER_B0_MBRE_CTL1 0x12 413b249ff39SDavid Christensen #define BRGPHY_CL73_USER_B0_MBRE_CTL1_NP_AFT_BP 0x2000 414b249ff39SDavid Christensen #define BRGPHY_CL73_USER_B0_MBRE_CTL1_STA_MGR 0x4000 415b249ff39SDavid Christensen #define BRGPHY_CL73_USER_B0_MBRE_CTL1_ANEG 0x8000 416b249ff39SDavid Christensen 417b249ff39SDavid Christensen /* 5709S SerDes "IEEE Clause 73 User B0" Registers */ 418b249ff39SDavid Christensen #define BRGPHY_BLOCK_ADDR_ADDR_EXT 0xFFD0 419b249ff39SDavid Christensen 420b249ff39SDavid Christensen /* 5709S SerDes "Combo IEEE 0" Registers */ 421b249ff39SDavid Christensen #define BRGPHY_BLOCK_ADDR_COMBO_IEEE0 0xFFE0 422b249ff39SDavid Christensen 423b249ff39SDavid Christensen #define BRGPHY_ADDR_EXT 0x1E 424b249ff39SDavid Christensen #define BRGPHY_BLOCK_ADDR 0x1F 425b249ff39SDavid Christensen 426b249ff39SDavid Christensen #define BRGPHY_ADDR_EXT_AN_MMD 0x3800 427b249ff39SDavid Christensen 428b249ff39SDavid Christensen /*******************************************************/ 429b249ff39SDavid Christensen /* End: PHY register values for the 5709S SerDes PHY */ 430b249ff39SDavid Christensen /*******************************************************/ 431b249ff39SDavid Christensen 432c0d7d4d4SBill Paul #define BRGPHY_INTRS \ 433c0d7d4d4SBill Paul ~(BRGPHY_IMR_LNK_CHG|BRGPHY_IMR_LSP_CHG|BRGPHY_IMR_DUP_CHG) 434c0d7d4d4SBill Paul 435c0d7d4d4SBill Paul #endif /* _DEV_BRGPHY_MIIREG_H_ */ 436