Searched full:plls (Results 1 – 25 of 83) sorted by relevance
1234
/freebsd/sys/contrib/device-tree/Bindings/clock/ |
H A D | baikal,bt1-ccu-pll.yaml | 19 by means of PLLs and gateable/non-gateable dividers embedded into the CCU. 22 in general can provide any frequency supported by the CCU PLLs). 23 2) PLLs clocks generators (PLLs) - described in this binding file. 31 | +-|PLLs|------|- DDR controller 47 output is primarily connected to a set of CCU PLLs. There are five PLLs 51 peripherals. Each of the PLLs is based on True Circuits TSMC CLN28HPM core 53 the PLL configuration procedure. The PLLs work as depicted on the next 77 The PLLs CLKOU [all...] |
H A D | baikal,bt1-ccu-div.yaml | 19 by means of an embedded into CCU PLLs and gateable/non-gateable dividers. The 24 in general can provide any frequency supported by the CCU PLLs). 25 2) PLLs clocks generators (PLLs). 34 | +-|PLLs|------|- DDR controller 50 output is primarily connected to a set of CCU PLLs. Some of PLLs CLKOUT are 66 where CLKIN is the reference clock coming either from CCU PLLs or from an
|
H A D | mediatek,mt8188-sys-clock.yaml | 14 PLLs --> 20 The apmixedsys provides most of PLLs which generated from SoC 26m.
|
H A D | brcm,bcm2835-cprman.txt | 7 of the BCM2835. There is a level of PLLs deriving from an external 9 few PLLs, and a level of mostly-generic clock generators sourcing from
|
H A D | st,nomadik.txt | 7 PLLs and clock gates. 23 PLL nodes: these nodes represent the two PLLs on the system,
|
H A D | marvell,berlin.txt | 9 (BG2, BG2CD, BG2Q) SoCs share the same IP for PLLs and clocks, with some
|
H A D | renesas,r8a73a4-cpg-clocks.txt | 3 The CPG generates core clocks for the R8A73A4 SoC. It includes five PLLs
|
H A D | renesas,sh73a0-cpg-clocks.txt | 5 The CPG generates core clocks for the SH73A0 SoC. It includes four PLLs
|
H A D | mediatek,mt8365-sys-clock.yaml | 13 The apmixedsys module provides most of PLLs which generated from SoC 26m.
|
H A D | toshiba,tmpv770x-pipllct.yaml | 13 Toshia Visconti5 PLL controller which supports the PLLs on TMPV770X.
|
/freebsd/sys/contrib/device-tree/Bindings/arm/mediatek/ |
H A D | mediatek,mt8186-sys-clock.yaml | 14 PLLs --> 20 The apmixedsys provides most of PLLs which generated from SoC 26m.
|
H A D | mediatek,mt8195-sys-clock.yaml | 14 PLLs --> 20 The apmixedsys provides most of PLLs which generated from SoC 26m.
|
H A D | mediatek,mt8195-clock.yaml | 14 PLLs --> 21 The apusys_pll provides Plls which generated from SoC 26m for AI Processing Unit.
|
H A D | mediatek,apmixedsys.txt | 4 The Mediatek apmixedsys controller provides the PLLs to the system.
|
H A D | mediatek,mt8186-clock.yaml | 14 PLLs -->
|
/freebsd/sys/contrib/device-tree/include/dt-bindings/clock/ |
H A D | oxsemi,ox820.h | 9 /* PLLs */
|
H A D | ingenic,jz4740-cgu.h | 7 * - PLLs
|
H A D | jz4740-cgu.h | 7 * - PLLs
|
H A D | x1000-cgu.h | 7 * - PLLs
|
H A D | marvell,pxa910.h | 5 /* fixed clocks and plls */
|
H A D | x1830-cgu.h | 7 * - PLLs
|
H A D | ingenic,x1000-cgu.h | 7 * - PLLs
|
H A D | ingenic,x1830-cgu.h | 7 * - PLLs
|
H A D | marvell,pxa168.h | 5 /* fixed clocks and plls */
|
/freebsd/sys/contrib/device-tree/src/arm/ti/omap/ |
H A D | dra62x-clocks.dtsi | 5 /* Compared to dm814x, dra62x does not have hdic, l3 or dss PLLs */
|
1234