xref: /freebsd/sys/contrib/device-tree/include/dt-bindings/clock/jz4740-cgu.h (revision c66ec88fed842fbaad62c30d510644ceb7bd2d71)
1*c66ec88fSEmmanuel Vadot /* SPDX-License-Identifier: GPL-2.0 */
2*c66ec88fSEmmanuel Vadot /*
3*c66ec88fSEmmanuel Vadot  * This header provides clock numbers for the ingenic,jz4740-cgu DT binding.
4*c66ec88fSEmmanuel Vadot  *
5*c66ec88fSEmmanuel Vadot  * They are roughly ordered as:
6*c66ec88fSEmmanuel Vadot  *   - external clocks
7*c66ec88fSEmmanuel Vadot  *   - PLLs
8*c66ec88fSEmmanuel Vadot  *   - muxes/dividers in the order they appear in the jz4740 programmers manual
9*c66ec88fSEmmanuel Vadot  *   - gates in order of their bit in the CLKGR* registers
10*c66ec88fSEmmanuel Vadot  */
11*c66ec88fSEmmanuel Vadot 
12*c66ec88fSEmmanuel Vadot #ifndef __DT_BINDINGS_CLOCK_JZ4740_CGU_H__
13*c66ec88fSEmmanuel Vadot #define __DT_BINDINGS_CLOCK_JZ4740_CGU_H__
14*c66ec88fSEmmanuel Vadot 
15*c66ec88fSEmmanuel Vadot #define JZ4740_CLK_EXT		0
16*c66ec88fSEmmanuel Vadot #define JZ4740_CLK_RTC		1
17*c66ec88fSEmmanuel Vadot #define JZ4740_CLK_PLL		2
18*c66ec88fSEmmanuel Vadot #define JZ4740_CLK_PLL_HALF	3
19*c66ec88fSEmmanuel Vadot #define JZ4740_CLK_CCLK		4
20*c66ec88fSEmmanuel Vadot #define JZ4740_CLK_HCLK		5
21*c66ec88fSEmmanuel Vadot #define JZ4740_CLK_PCLK		6
22*c66ec88fSEmmanuel Vadot #define JZ4740_CLK_MCLK		7
23*c66ec88fSEmmanuel Vadot #define JZ4740_CLK_LCD		8
24*c66ec88fSEmmanuel Vadot #define JZ4740_CLK_LCD_PCLK	9
25*c66ec88fSEmmanuel Vadot #define JZ4740_CLK_I2S		10
26*c66ec88fSEmmanuel Vadot #define JZ4740_CLK_SPI		11
27*c66ec88fSEmmanuel Vadot #define JZ4740_CLK_MMC		12
28*c66ec88fSEmmanuel Vadot #define JZ4740_CLK_UHC		13
29*c66ec88fSEmmanuel Vadot #define JZ4740_CLK_UDC		14
30*c66ec88fSEmmanuel Vadot #define JZ4740_CLK_UART0	15
31*c66ec88fSEmmanuel Vadot #define JZ4740_CLK_UART1	16
32*c66ec88fSEmmanuel Vadot #define JZ4740_CLK_DMA		17
33*c66ec88fSEmmanuel Vadot #define JZ4740_CLK_IPU		18
34*c66ec88fSEmmanuel Vadot #define JZ4740_CLK_ADC		19
35*c66ec88fSEmmanuel Vadot #define JZ4740_CLK_I2C		20
36*c66ec88fSEmmanuel Vadot #define JZ4740_CLK_AIC		21
37*c66ec88fSEmmanuel Vadot #define JZ4740_CLK_TCU		22
38*c66ec88fSEmmanuel Vadot 
39*c66ec88fSEmmanuel Vadot #endif /* __DT_BINDINGS_CLOCK_JZ4740_CGU_H__ */
40