1c66ec88fSEmmanuel Vadot /* SPDX-License-Identifier: GPL-2.0 */ 2c66ec88fSEmmanuel Vadot #ifndef __DTS_MARVELL_PXA168_CLOCK_H 3c66ec88fSEmmanuel Vadot #define __DTS_MARVELL_PXA168_CLOCK_H 4c66ec88fSEmmanuel Vadot 5c66ec88fSEmmanuel Vadot /* fixed clocks and plls */ 6c66ec88fSEmmanuel Vadot #define PXA168_CLK_CLK32 1 7c66ec88fSEmmanuel Vadot #define PXA168_CLK_VCTCXO 2 8c66ec88fSEmmanuel Vadot #define PXA168_CLK_PLL1 3 9c66ec88fSEmmanuel Vadot #define PXA168_CLK_PLL1_2 8 10c66ec88fSEmmanuel Vadot #define PXA168_CLK_PLL1_4 9 11c66ec88fSEmmanuel Vadot #define PXA168_CLK_PLL1_8 10 12c66ec88fSEmmanuel Vadot #define PXA168_CLK_PLL1_16 11 13c66ec88fSEmmanuel Vadot #define PXA168_CLK_PLL1_6 12 14c66ec88fSEmmanuel Vadot #define PXA168_CLK_PLL1_12 13 15c66ec88fSEmmanuel Vadot #define PXA168_CLK_PLL1_24 14 16c66ec88fSEmmanuel Vadot #define PXA168_CLK_PLL1_48 15 17c66ec88fSEmmanuel Vadot #define PXA168_CLK_PLL1_96 16 18c66ec88fSEmmanuel Vadot #define PXA168_CLK_PLL1_13 17 19c66ec88fSEmmanuel Vadot #define PXA168_CLK_PLL1_13_1_5 18 20c66ec88fSEmmanuel Vadot #define PXA168_CLK_PLL1_2_1_5 19 21c66ec88fSEmmanuel Vadot #define PXA168_CLK_PLL1_3_16 20 22c66ec88fSEmmanuel Vadot #define PXA168_CLK_PLL1_192 21 23*7ef62cebSEmmanuel Vadot #define PXA168_CLK_PLL1_2_1_10 22 24*7ef62cebSEmmanuel Vadot #define PXA168_CLK_PLL1_2_3_16 23 25c66ec88fSEmmanuel Vadot #define PXA168_CLK_UART_PLL 27 26c66ec88fSEmmanuel Vadot #define PXA168_CLK_USB_PLL 28 27*7ef62cebSEmmanuel Vadot #define PXA168_CLK_CLK32_2 50 28c66ec88fSEmmanuel Vadot 29c9ccf3a3SEmmanuel Vadot /* apb peripherals */ 30c66ec88fSEmmanuel Vadot #define PXA168_CLK_TWSI0 60 31c66ec88fSEmmanuel Vadot #define PXA168_CLK_TWSI1 61 32c66ec88fSEmmanuel Vadot #define PXA168_CLK_TWSI2 62 33c66ec88fSEmmanuel Vadot #define PXA168_CLK_TWSI3 63 34c66ec88fSEmmanuel Vadot #define PXA168_CLK_GPIO 64 35c66ec88fSEmmanuel Vadot #define PXA168_CLK_KPC 65 36c66ec88fSEmmanuel Vadot #define PXA168_CLK_RTC 66 37c66ec88fSEmmanuel Vadot #define PXA168_CLK_PWM0 67 38c66ec88fSEmmanuel Vadot #define PXA168_CLK_PWM1 68 39c66ec88fSEmmanuel Vadot #define PXA168_CLK_PWM2 69 40c66ec88fSEmmanuel Vadot #define PXA168_CLK_PWM3 70 41c66ec88fSEmmanuel Vadot #define PXA168_CLK_UART0 71 42c66ec88fSEmmanuel Vadot #define PXA168_CLK_UART1 72 43c66ec88fSEmmanuel Vadot #define PXA168_CLK_UART2 73 44c66ec88fSEmmanuel Vadot #define PXA168_CLK_SSP0 74 45c66ec88fSEmmanuel Vadot #define PXA168_CLK_SSP1 75 46c66ec88fSEmmanuel Vadot #define PXA168_CLK_SSP2 76 47c66ec88fSEmmanuel Vadot #define PXA168_CLK_SSP3 77 48c66ec88fSEmmanuel Vadot #define PXA168_CLK_SSP4 78 49c66ec88fSEmmanuel Vadot #define PXA168_CLK_TIMER 79 50c66ec88fSEmmanuel Vadot 51c9ccf3a3SEmmanuel Vadot /* axi peripherals */ 52c66ec88fSEmmanuel Vadot #define PXA168_CLK_DFC 100 53c66ec88fSEmmanuel Vadot #define PXA168_CLK_SDH0 101 54c66ec88fSEmmanuel Vadot #define PXA168_CLK_SDH1 102 55c66ec88fSEmmanuel Vadot #define PXA168_CLK_SDH2 103 56c66ec88fSEmmanuel Vadot #define PXA168_CLK_USB 104 57c66ec88fSEmmanuel Vadot #define PXA168_CLK_SPH 105 58c66ec88fSEmmanuel Vadot #define PXA168_CLK_DISP0 106 59c66ec88fSEmmanuel Vadot #define PXA168_CLK_CCIC0 107 60c66ec88fSEmmanuel Vadot #define PXA168_CLK_CCIC0_PHY 108 61c66ec88fSEmmanuel Vadot #define PXA168_CLK_CCIC0_SPHY 109 62*7ef62cebSEmmanuel Vadot #define PXA168_CLK_SDH3 110 63*7ef62cebSEmmanuel Vadot #define PXA168_CLK_SDH01_AXI 111 64*7ef62cebSEmmanuel Vadot #define PXA168_CLK_SDH23_AXI 112 65c66ec88fSEmmanuel Vadot 66c66ec88fSEmmanuel Vadot #endif 67