/linux/Documentation/devicetree/bindings/clock/ |
H A D | allwinner,sun4i-a10-pll3-clk.yaml | 4 $id: http://devicetree.org/schemas/clock/allwinner,sun4i-a10-pll3-clk.yaml# 20 const: allwinner,sun4i-a10-pll3-clk 44 compatible = "allwinner,sun4i-a10-pll3-clk"; 47 clock-output-names = "pll3";
|
H A D | allwinner,sun4i-a10-tcon-ch0-clk.yaml | 64 clocks = <&pll3>, <&pll7>, <&pll3x2>, <&pll7x2>; 73 clocks = <&pll3>, <&pll7>, <&pll3x2>, <&pll7x2>;
|
H A D | allwinner,sun9i-a80-cpus-clk.yaml | 48 clocks = <&osc32k>, <&osc24M>, <&pll4>, <&pll3>;
|
H A D | allwinner,sun4i-a10-display-clk.yaml | 53 clocks = <&pll3>, <&pll7>, <&pll5 1>;
|
/linux/sound/soc/codecs/ |
H A D | ak4642.c | 113 #define PLL3 (1 << 7) macro 117 #define PLL_MASK (PLL3 | PLL2 | PLL1 | PLL0) 357 pll = PLL3 | PLL2; in ak4642_dai_set_sysclk() 360 pll = PLL3 | PLL2 | PLL0; in ak4642_dai_set_sysclk() 363 pll = PLL3; in ak4642_dai_set_sysclk() 367 pll = PLL3 | PLL2 | PLL1; in ak4642_dai_set_sysclk() 371 pll = PLL3 | PLL2 | PLL1 | PLL0; in ak4642_dai_set_sysclk()
|
/linux/drivers/clk/renesas/ |
H A D | r8a77470-cpg-mssr.c | 46 DEF_BASE(".pll3", CLK_PLL3, CLK_TYPE_GEN2_PLL3, CLK_MAIN), 173 * MD EXTAL PLL0 PLL1 PLL3 188 /* EXTAL div PLL1 mult x2 PLL3 mult */
|
H A D | r8a77995-cpg-mssr.c | 60 DEF_BASE(".pll3", CLK_PLL3, CLK_TYPE_GEN3_PLL3, CLK_MAIN), 211 * MD19 EXTAL (MHz) PLL0 PLL1 PLL3 219 /* EXTAL div PLL1 mult/div PLL3 mult/div */
|
H A D | r8a7745-cpg-mssr.c | 46 DEF_BASE(".pll3", CLK_PLL3, CLK_TYPE_GEN2_PLL3, CLK_MAIN), 190 * MD EXTAL PLL0 PLL1 PLL3 205 /* EXTAL div PLL1 mult PLL3 mult PLL0 mult */
|
H A D | r8a77970-cpg-mssr.c | 72 DEF_BASE(".pll3", CLK_PLL3, CLK_TYPE_GEN3_PLL3, CLK_MAIN), 177 * MD EXTAL PLL0 PLL1 PLL3 194 /* EXTAL div PLL1 mult/div PLL3 mult/div */
|
H A D | r8a77980-cpg-mssr.c | 60 DEF_BASE(".pll3", CLK_PLL3, CLK_TYPE_GEN3_PLL3, CLK_MAIN), 211 * MD EXTAL PLL2 PLL1 PLL3 OSC 223 /* EXTAL div PLL1 mult/div PLL3 mult/div OSC prediv */
|
H A D | r8a7742-cpg-mssr.c | 46 DEF_BASE(".pll3", CLK_PLL3, CLK_TYPE_GEN2_PLL3, CLK_MAIN), 212 * MD EXTAL PLL0 PLL1 PLL3 231 /* EXTAL div PLL1 mult PLL3 mult */
|
H A D | r8a774c0-cpg-mssr.c | 62 DEF_BASE(".pll3", CLK_PLL3, CLK_TYPE_GEN3_PLL3, CLK_MAIN), 261 * MD19 EXTAL (MHz) PLL0 PLL1 PLL3 269 /* EXTAL div PLL1 mult/div PLL3 mult/div */
|
H A D | r8a7743-cpg-mssr.c | 47 DEF_BASE(".pll3", CLK_PLL3, CLK_TYPE_GEN2_PLL3, CLK_MAIN), 206 * MD EXTAL PLL0 PLL1 PLL3 225 /* EXTAL div PLL1 mult PLL3 mult */
|
H A D | r8a77990-cpg-mssr.c | 62 DEF_BASE(".pll3", CLK_PLL3, CLK_TYPE_GEN3_PLL3, CLK_MAIN), 275 * MD19 EXTAL (MHz) PLL0 PLL1 PLL3 283 /* EXTAL div PLL1 mult/div PLL3 mult/div */
|
H A D | r8a774b1-cpg-mssr.c | 59 DEF_BASE(".pll3", CLK_PLL3, CLK_TYPE_GEN3_PLL3, CLK_MAIN), 259 * MD EXTAL PLL0 PLL1 PLL3 PLL4 OSC 285 /* EXTAL div PLL1 mult/div PLL3 mult/div OSC prediv */
|
H A D | r8a774e1-cpg-mssr.c | 61 DEF_BASE(".pll3", CLK_PLL3, CLK_TYPE_GEN3_PLL3, CLK_MAIN), 271 * MD EXTAL PLL0 PLL1 PLL2 PLL3 PLL4 OSC 297 /* EXTAL div PLL1 mult/div PLL3 mult/div OSC prediv */
|
H A D | r8a77965-cpg-mssr.c | 62 DEF_BASE(".pll3", CLK_PLL3, CLK_TYPE_GEN3_PLL3, CLK_MAIN), 288 * MD EXTAL PLL0 PLL1 PLL3 PLL4 OSC 314 /* EXTAL div PLL1 mult/div PLL3 mult/div OSC prediv */
|
H A D | r8a774a1-cpg-mssr.c | 61 DEF_BASE(".pll3", CLK_PLL3, CLK_TYPE_GEN3_PLL3, CLK_MAIN), 263 * MD EXTAL PLL0 PLL1 PLL2 PLL3 PLL4 OSC 289 /* EXTAL div PLL1 mult/div PLL3 mult/div OSC prediv */
|
H A D | r8a7792-cpg-mssr.c | 48 DEF_BASE(".pll3", CLK_PLL3, CLK_TYPE_GEN2_PLL3, CLK_MAIN), 164 * MD EXTAL PLL0 PLL1 PLL3
|
H A D | r8a779f0-cpg-mssr.c | 63 DEF_GEN4_PLL_V9_24(".pll3", 3, CLK_PLL3, CLK_MAIN), 179 * MD EXTAL PLL1 PLL2 PLL3 PLL4 PLL5 PLL6 OSC
|
H A D | r8a7795-cpg-mssr.c | 64 DEF_BASE(".pll3", CLK_PLL3, CLK_TYPE_GEN3_PLL3, CLK_MAIN), 301 * MD EXTAL PLL0 PLL1 PLL2 PLL3 PLL4 OSC 327 /* EXTAL div PLL1 mult/div PLL3 mult/div OSC prediv */
|
H A D | r8a7796-cpg-mssr.c | 66 DEF_BASE(".pll3", CLK_PLL3, CLK_TYPE_GEN3_PLL3, CLK_MAIN), 286 * MD EXTAL PLL0 PLL1 PLL2 PLL3 PLL4 OSC 312 /* EXTAL div PLL1 mult/div PLL3 mult/div OSC prediv */
|
/linux/arch/arm/boot/dts/st/ |
H A D | stm32mp151c-mecio1r0.dts | 46 assigned-clock-rates = <125000000>; /* Clock PLL3 to 625Mhz in tf-a. */
|
/linux/drivers/clk/sunxi/ |
H A D | Makefile | 18 obj-$(CONFIG_CLK_SUNXI_CLOCKS) += clk-sun4i-pll3.o
|
H A D | clk-sun4i-pll3.c | 89 CLK_OF_DECLARE(sun4i_a10_pll3, "allwinner,sun4i-a10-pll3-clk",
|