Searched full:mx8qm (Results 1 – 20 of 20) sorted by relevance
/linux/Documentation/devicetree/bindings/display/bridge/ |
H A D | fsl,imx8qxp-ldb.yaml | 7 title: Freescale i.MX8qm/qxp LVDS Display Bridge 13 The Freescale i.MX8qm/qxp LVDS Display Bridge(LDB) has two channels. 15 The i.MX8qm/qxp LDB is controlled by Control and Status Registers(CSR) module. 27 For i.MX8qm LDB, each channel additionally supports up to 30bpp parallel 33 A side note is that i.MX8qm/qxp LDB is officially called pixel mapper in
|
H A D | fsl,imx8qxp-pixel-link.yaml | 7 title: Freescale i.MX8qm/qxp Display Pixel Link 13 The Freescale i.MX8qm/qxp Display Pixel Link(DPL) forms a standard 21 The i.MX8qm/qxp Display Pixel Link is accessed via System Controller Unit(SCU)
|
H A D | fsl,imx8qxp-pixel-combiner.yaml | 7 title: Freescale i.MX8qm/qxp Pixel Combiner 13 The Freescale i.MX8qm/qxp Pixel Combiner takes two output streams from a
|
/linux/Documentation/devicetree/bindings/phy/ |
H A D | fsl,imx8qm-lvds-phy.yaml | 7 title: Mixel LVDS PHY for Freescale i.MX8qm SoC 13 The Mixel LVDS PHY IP block is found on Freescale i.MX8qm SoC. 23 The Mixel LVDS PHY found on Freescale i.MX8qm SoC is controlled
|
H A D | fsl,imx8qm-hsio.yaml | 7 title: Freescale i.MX8QM SoC series High Speed IO(HSIO) SERDES PHY 50 Regarding the design of i.MX8QM HSIO subsystem, HSIO module can be 53 | | i.MX8QM |
|
/linux/Documentation/devicetree/bindings/ata/ |
H A D | imx-sata.yaml | 67 Since "REXT" pin is only present for first lane of i.MX8QM PHY, it's 71 - description: phandle to the first lane PHY of i.MX8QM. 72 - description: phandle to the second lane PHY of i.MX8QM.
|
/linux/drivers/firmware/imx/ |
H A D | Kconfig | 8 DSP exists on some i.MX8 processors (e.g i.MX8QM, i.MX8QXP). 20 resource management. It exists on some i.MX8 processors. e.g. i.MX8QM
|
H A D | imx-scu-soc.c | 85 return "i.MX8QM"; in imx_scu_soc_name()
|
/linux/Documentation/devicetree/bindings/mfd/ |
H A D | fsl,imx8qxp-csr.yaml | 7 title: Freescale i.MX8qm/qxp Control and Status Registers Module 13 As a system controller, the Freescale i.MX8qm/qxp Control and Status
|
/linux/Documentation/devicetree/bindings/bus/ |
H A D | fsl,imx8qxp-pixel-link-msi-bus.yaml | 24 Peripherals in i.MX8qm/qxp imaging, LVDS, MIPI DSI and HDMI TX subsystems, 28 The i.MX System Controller Firmware (SCFW) owns and uses the i.MX8qm/qxp
|
/linux/drivers/net/can/flexcan/ |
H A D | flexcan.h | 30 * MX8QM FlexCAN3 03.00.23.00 yes yes no no yes yes 64
|
/linux/drivers/media/platform/nxp/imx-jpeg/ |
H A D | mxc-jpeg-hw.c | 3 * i.MX8QXP/i.MX8QM JPEG encoder/decoder v4l2 driver
|
/linux/drivers/phy/freescale/ |
H A D | phy-fsl-imx8qm-hsio.c | 143 * On i.MX8QM, only second or third lane can be in imx_hsio_init() 164 /* On i.MX8QM, only the third lane can be bound to SATA */ in imx_hsio_init()
|
/linux/Documentation/devicetree/bindings/firmware/ |
H A D | fsl,scu.yaml | 15 resource management. It exists on some i.MX8 processors. e.g. i.MX8QM
|
/linux/drivers/pinctrl/freescale/ |
H A D | pinctrl-imx8qm.c | 333 MODULE_DESCRIPTION("NXP i.MX8QM pinctrl driver");
|
/linux/drivers/reset/ |
H A D | Kconfig | 104 This enables the reset controller driver for i.MX8QM/i.MX8QXP
|
/linux/Documentation/devicetree/bindings/arm/ |
H A D | fsl.yaml | 1287 - description: i.MX8QM based Boards 1290 - fsl,imx8qm-mek # i.MX8QM MEK Board 1291 - fsl,imx8qm-mek-revd # i.MX8QM MEK Rev D Board 1294 - description: i.MX8QM Boards with Toradex Apalis iMX8 Modules 1303 - description: i.MX8QM Boards with Toradex Apalis iMX8 V1.1 Modules
|
/linux/arch/arm64/boot/dts/freescale/ |
H A D | imx8qm-mek.dts | 13 model = "Freescale i.MX8QM MEK";
|
/linux/drivers/ata/ |
H A D | ahci_imx.c | 424 * Since "REXT" pin is only present for first lane of i.MX8QM in imx8_sata_enable()
|
/linux/drivers/tty/serial/ |
H A D | fsl_lpuart.c | 1595 * Another bug is i.MX8QM LPUART may have an additional break character in lpuart32_break_ctl()
|