Searched full:mx8qm (Results 1 – 21 of 21) sorted by relevance
| /linux/Documentation/devicetree/bindings/display/bridge/ |
| H A D | fsl,imx8qxp-ldb.yaml | 7 title: Freescale i.MX8qm/qxp LVDS Display Bridge 13 The Freescale i.MX8qm/qxp LVDS Display Bridge(LDB) has two channels. 15 The i.MX8qm/qxp LDB is controlled by Control and Status Registers(CSR) module. 27 For i.MX8qm LDB, each channel additionally supports up to 30bpp parallel 33 A side note is that i.MX8qm/qxp LDB is officially called pixel mapper in
|
| H A D | fsl,imx8qxp-pixel-link.yaml | 7 title: Freescale i.MX8qm/qxp Display Pixel Link 13 The Freescale i.MX8qm/qxp Display Pixel Link(DPL) forms a standard 21 The i.MX8qm/qxp Display Pixel Link is accessed via System Controller Unit(SCU)
|
| H A D | fsl,imx8qxp-pixel-combiner.yaml | 7 title: Freescale i.MX8qm/qxp Pixel Combiner 13 The Freescale i.MX8qm/qxp Pixel Combiner takes two output streams from a
|
| /linux/Documentation/devicetree/bindings/phy/ |
| H A D | fsl,imx8qm-lvds-phy.yaml | 7 title: Mixel LVDS PHY for Freescale i.MX8qm SoC 13 The Mixel LVDS PHY IP block is found on Freescale i.MX8qm SoC. 23 The Mixel LVDS PHY found on Freescale i.MX8qm SoC is controlled
|
| H A D | fsl,imx8qm-hsio.yaml | 7 title: Freescale i.MX8QM SoC series High Speed IO(HSIO) SERDES PHY 50 Regarding the design of i.MX8QM HSIO subsystem, HSIO module can be 53 | | i.MX8QM |
|
| /linux/Documentation/devicetree/bindings/ata/ |
| H A D | imx-sata.yaml | 67 Since "REXT" pin is only present for first lane of i.MX8QM PHY, it's 71 - description: phandle to the first lane PHY of i.MX8QM. 72 - description: phandle to the second lane PHY of i.MX8QM.
|
| /linux/drivers/firmware/imx/ |
| H A D | Kconfig | 8 DSP exists on some i.MX8 processors (e.g i.MX8QM, i.MX8QXP). 20 resource management. It exists on some i.MX8 processors. e.g. i.MX8QM
|
| H A D | imx-scu-soc.c | 85 return "i.MX8QM"; in imx_scu_soc_name()
|
| /linux/drivers/net/can/flexcan/ |
| H A D | flexcan.h | 30 * MX8QM FlexCAN3 03.00.23.00 yes yes no no yes yes 64
|
| /linux/drivers/media/platform/nxp/imx-jpeg/ |
| H A D | mxc-jpeg-hw.c | 3 * i.MX8QXP/i.MX8QM JPEG encoder/decoder v4l2 driver
|
| H A D | mxc-jpeg.c | 3 * V4L2 driver for the JPEG encoder/decoder from i.MX8QXP/i.MX8QM application
|
| /linux/drivers/pinctrl/freescale/ |
| H A D | pinctrl-imx8qm.c | 333 MODULE_DESCRIPTION("NXP i.MX8QM pinctrl driver");
|
| /linux/Documentation/devicetree/bindings/arm/ |
| H A D | fsl.yaml | 1337 - description: i.MX8QM based Boards 1340 - fsl,imx8qm-mek # i.MX8QM MEK Board 1341 - fsl,imx8qm-mek-revd # i.MX8QM MEK Rev D Board 1344 - description: i.MX8QM Boards with Toradex Apalis iMX8 Modules 1353 - description: i.MX8QM/i.MX8QP Boards with Toradex Apalis iMX8 V1.1 Modules
|
| /linux/drivers/gpu/drm/bridge/imx/ |
| H A D | imx8qxp-pixel-combiner.c | 436 MODULE_DESCRIPTION("i.MX8QM/QXP pixel combiner bridge driver");
|
| H A D | imx8qm-ldb.c | 586 MODULE_DESCRIPTION("i.MX8QM LVDS Display Bridge(LDB)/Pixel Mapper bridge driver");
|
| /linux/sound/soc/fsl/ |
| H A D | fsl_mqs.c | 237 * But in i.MX8QM/i.MX8QXP the control register is moved in fsl_mqs_probe()
|
| H A D | fsl_asrc.c | 77 * i.MX8QM/i.MX8QXP uses the same map for input and output. 78 * clk_map_imx8qm[0] is for i.MX8QM asrc0 79 * clk_map_imx8qm[1] is for i.MX8QM asrc1
|
| /linux/drivers/media/platform/nxp/imx8-isi/ |
| H A D | imx8-isi-core.c | 271 /* For i.MX8QM ISI IER version */
|
| /linux/arch/arm64/boot/dts/freescale/ |
| H A D | imx8qm-mek.dts | 13 model = "Freescale i.MX8QM MEK";
|
| /linux/drivers/remoteproc/ |
| H A D | imx_rproc.c | 489 * i.MX8QM has dual general M4_[0,1] cores, M4_0's own entries in imx_rproc_da_to_sys()
|
| /linux/drivers/tty/serial/ |
| H A D | fsl_lpuart.c | 1595 * Another bug is i.MX8QM LPUART may have an additional break character in lpuart32_break_ctl()
|