/linux/include/dt-bindings/pinctrl/ |
H A D | am33xx.h | 18 #define SLEWCTRL_FAST 0 30 #define PIN_OUTPUT_PULLDOWN 0 43 #define AM335X_PIN_OFFSET_MIN 0x0800U 45 #define AM335X_PIN_GPMC_AD0 0x800 46 #define AM335X_PIN_GPMC_AD1 0x804 47 #define AM335X_PIN_GPMC_AD2 0x808 48 #define AM335X_PIN_GPMC_AD3 0x80c 49 #define AM335X_PIN_GPMC_AD4 0x810 50 #define AM335X_PIN_GPMC_AD5 0x814 51 #define AM335X_PIN_GPMC_AD6 0x818 [all …]
|
/linux/drivers/crypto/intel/qat/qat_common/ |
H A D | icp_qat_hal.h | 8 MISC_CONTROL = 0xA04, 9 ICP_RESET = 0xA0c, 10 ICP_GLOBAL_CLK_ENABLE = 0xA50 14 MISC_CONTROL_C4XXX = 0xAA0, 15 ICP_RESET_CPP0 = 0x938, 16 ICP_RESET_CPP1 = 0x93c, 17 ICP_GLOBAL_CLK_ENABLE_CPP0 = 0x964, 18 ICP_GLOBAL_CLK_ENABLE_CPP1 = 0x968 22 USTORE_ADDRESS = 0x000, 23 USTORE_DATA_LOWER = 0x004, [all …]
|
/linux/Documentation/devicetree/bindings/pinctrl/ |
H A D | fsl,imx35-pinctrl.yaml | 74 PAD_CTL_DRIVE_VOLAGAGE_33 (0 << 13) 78 PAD_CTL_PUS_100K_DOWN (0 << 4) 82 PAD_CTL_ODE_CMOS (0 << 3) 84 PAD_CTL_DSE_NOMINAL (0 << 1) 87 PAD_CTL_SRE_FAST (1 << 0) 88 PAD_CTL_SRE_SLOW (0 << 0) 94 PAD_CTL_PUS_100K_DOWN (0 << 4) 99 PAD_CTL_DSE_LOW (0 << 1) 103 PAD_CTL_SRE_FAST (1 << 0) 104 PAD_CTL_SRE_SLOW (0 << 0) [all …]
|
/linux/drivers/net/wireless/broadcom/b43/ |
H A D | phy_lcn.c | 66 b43_radio_set(dev, 0x09d, 0x4); in b43_radio_2064_channel_setup() 67 b43_radio_write(dev, 0x09e, 0xf); in b43_radio_2064_channel_setup() 70 b43_radio_write(dev, 0x02a, 0xb); in b43_radio_2064_channel_setup() 71 b43_radio_maskset(dev, 0x030, ~0x3, 0xa); in b43_radio_2064_channel_setup() 72 b43_radio_maskset(dev, 0x091, ~0x3, 0); in b43_radio_2064_channel_setup() 73 b43_radio_maskset(dev, 0x038, ~0xf, 0x7); in b43_radio_2064_channel_setup() 74 b43_radio_maskset(dev, 0x030, ~0xc, 0x8); in b43_radio_2064_channel_setup() 75 b43_radio_maskset(dev, 0x05e, ~0xf, 0x8); in b43_radio_2064_channel_setup() 76 b43_radio_maskset(dev, 0x05e, ~0xf0, 0x80); in b43_radio_2064_channel_setup() 77 b43_radio_write(dev, 0x06c, 0x80); in b43_radio_2064_channel_setup() [all …]
|
/linux/arch/arm/boot/dts/nxp/imx/ |
H A D | imx35-pinfunc.h | 13 #define MX35_PAD_CAPTURE__GPT_CAPIN1 0x004 0x328 0x000 0x0 0x0 14 #define MX35_PAD_CAPTURE__GPT_CMPOUT2 0x004 0x328 0x000 0x1 0x0 15 #define MX35_PAD_CAPTURE__CSPI2_SS1 0x004 0x328 0x7f4 0x2 0x0 16 #define MX35_PAD_CAPTURE__EPIT1_EPITO 0x004 0x328 0x000 0x3 0x0 17 #define MX35_PAD_CAPTURE__CCM_CLK32K 0x004 0x328 0x7d0 0x4 0x0 18 #define MX35_PAD_CAPTURE__GPIO1_4 0x004 0x328 0x850 0x5 0x0 19 #define MX35_PAD_COMPARE__GPT_CMPOUT1 0x008 0x32c 0x000 0x0 0x0 20 #define MX35_PAD_COMPARE__GPT_CAPIN2 0x008 0x32c 0x000 0x1 0x0 21 #define MX35_PAD_COMPARE__GPT_CMPOUT3 0x008 0x32c 0x000 0x2 0x0 22 #define MX35_PAD_COMPARE__EPIT2_EPITO 0x008 0x32c 0x000 0x3 0x0 [all …]
|
H A D | imx6q-pinfunc.h | 13 #define MX6QDL_PAD_SD2_DAT1__SD2_DATA1 0x04c 0x360 0x000 0x0 0x0 14 #define MX6QDL_PAD_SD2_DAT1__ECSPI5_SS0 0x04c 0x360 0x834 0x1 0x0 15 #define MX6QDL_PAD_SD2_DAT1__EIM_CS2_B 0x04c 0x360 0x000 0x2 0x0 16 #define MX6QDL_PAD_SD2_DAT1__AUD4_TXFS 0x04c 0x360 0x7c8 0x3 0x0 17 #define MX6QDL_PAD_SD2_DAT1__KEY_COL7 0x04c 0x360 0x8f0 0x4 0x0 18 #define MX6QDL_PAD_SD2_DAT1__GPIO1_IO14 0x04c 0x360 0x000 0x5 0x0 19 #define MX6QDL_PAD_SD2_DAT2__SD2_DATA2 0x050 0x364 0x000 0x0 0x0 20 #define MX6QDL_PAD_SD2_DAT2__ECSPI5_SS1 0x050 0x364 0x838 0x1 0x0 21 #define MX6QDL_PAD_SD2_DAT2__EIM_CS3_B 0x050 0x364 0x000 0x2 0x0 22 #define MX6QDL_PAD_SD2_DAT2__AUD4_TXD 0x050 0x364 0x7b8 0x3 0x0 [all …]
|
H A D | imx51-pinfunc.h | 13 #define MX51_PAD_EIM_D16__AUD4_RXFS 0x05c 0x3f0 0x000 0x5 0x0 14 #define MX51_PAD_EIM_D16__AUD5_TXD 0x05c 0x3f0 0x8d8 0x7 0x0 15 #define MX51_PAD_EIM_D16__EIM_D16 0x05c 0x3f0 0x000 0x0 0x0 16 #define MX51_PAD_EIM_D16__GPIO2_0 0x05c 0x3f0 0x000 0x1 0x0 17 #define MX51_PAD_EIM_D16__I2C1_SDA 0x05c 0x3f0 0x9b4 0x4 0x0 18 #define MX51_PAD_EIM_D16__UART2_CTS 0x05c 0x3f0 0x000 0x3 0x0 19 #define MX51_PAD_EIM_D16__USBH2_DATA0 0x05c 0x3f0 0x000 0x2 0x0 20 #define MX51_PAD_EIM_D17__AUD5_RXD 0x060 0x3f4 0x8d4 0x7 0x0 21 #define MX51_PAD_EIM_D17__EIM_D17 0x060 0x3f4 0x000 0x0 0x0 22 #define MX51_PAD_EIM_D17__GPIO2_1 0x060 0x3f4 0x000 0x1 0x0 [all …]
|
/linux/drivers/net/wireless/broadcom/brcm80211/brcmsmac/phy/ |
H A D | phy_lcn.c | 40 #define NOISE_IF_OFF 0 45 #define PAPD2LUT 0 46 #define PAPD_CORR_NORM 0 47 #define PAPD_BLANKING_THRESHOLD 0 48 #define PAPD_STOP_AFTER_LAST_UPDATE 0 70 (0 + 8) 72 (0x7f << LCNPHY_txgainctrlovrval1_pagain_ovr_val1_SHIFT) 75 (0 + 8) 77 (0x7f << LCNPHY_stxtxgainctrlovrval1_pagain_ovr_val1_SHIFT) 85 (read_phy_reg((pi), 0x451) & \ [all …]
|
/linux/drivers/pinctrl/sophgo/ |
H A D | pinctrl-cv1800b.c | 22 VDD18A_AUD = 0, 141 0, 147 0, 152 0, 242 CV1800_PINCONF_AREA_SYS, 0x12c, 6), 245 CV1800_PINCONF_AREA_SYS, 0x000, 7, 246 CV1800_PINCONF_AREA_SYS, 0xa00), 249 CV1800_PINCONF_AREA_SYS, 0x004, 7, 250 CV1800_PINCONF_AREA_SYS, 0xa04), 253 CV1800_PINCONF_AREA_SYS, 0x008, 7, [all …]
|
H A D | pinctrl-sg2000.c | 22 VDD18A_EPHY = 0, 147 0, 153 0, 158 0, 309 CV1800_PINCONF_AREA_SYS, 0x194, 7, 310 CV1800_PINCONF_AREA_SYS, 0xc60), 313 CV1800_PINCONF_AREA_SYS, 0x18c, 7, 314 CV1800_PINCONF_AREA_SYS, 0xc58), 317 CV1800_PINCONF_AREA_SYS, 0x178, 7, 318 CV1800_PINCONF_AREA_SYS, 0x118, 7, [all …]
|
H A D | pinctrl-cv1812h.c | 22 VDD18A_EPHY = 0, 147 0, 153 0, 158 0, 309 CV1800_PINCONF_AREA_SYS, 0x194, 7, 310 CV1800_PINCONF_AREA_SYS, 0xc60), 313 CV1800_PINCONF_AREA_SYS, 0x18c, 7, 314 CV1800_PINCONF_AREA_SYS, 0xc58), 317 CV1800_PINCONF_AREA_SYS, 0x178, 7, 318 CV1800_PINCONF_AREA_SYS, 0x118, 7, [all …]
|
/linux/drivers/gpu/drm/omapdrm/dss/ |
H A D | hdmi4_cec.c | 28 #define HDMI_CEC_DEV_ID 0x900 29 #define HDMI_CEC_SPEC 0x904 32 #define HDMI_CEC_DBG_3 0x91C 33 #define HDMI_CEC_TX_INIT 0x920 34 #define HDMI_CEC_TX_DEST 0x924 35 #define HDMI_CEC_SETUP 0x938 36 #define HDMI_CEC_TX_COMMAND 0x93C 37 #define HDMI_CEC_TX_OPERAND 0x940 38 #define HDMI_CEC_TRANSMIT_DATA 0x97C 39 #define HDMI_CEC_CA_7_0 0x988 [all …]
|
/linux/arch/arm/boot/dts/ti/omap/ |
H A D | am437x-gp-evm.dts | 57 pwms = <&ecap0 0 50000 PWM_POLARITY_INVERTED>; 58 brightness-levels = <0 51 53 56 62 75 101 152 255>; 68 pinctrl-0 = <&matrix_keypad_default>; 80 linux,keymap = <0x00000201 /* P1 */ 81 0x00010202 /* P2 */ 82 0x01000067 /* UP */ 83 0x0101006a /* RIGHT */ 84 0x02000069 /* LEFT */ 85 0x0201006c>; /* DOWN */ 103 #clock-cells = <0>; [all …]
|
/linux/drivers/gpu/drm/amd/include/asic_reg/gmc/ |
H A D | gmc_7_0_d.h | 27 #define mmMC_CONFIG 0x800 28 #define mmMC_ARB_AGE_CNTL 0x9bf 29 #define mmMC_ARB_RET_CREDITS2 0x9c0 30 #define mmMC_ARB_FED_CNTL 0x9c1 31 #define mmMC_ARB_GECC2_STATUS 0x9c2 32 #define mmMC_ARB_GECC2_MISC 0x9c3 33 #define mmMC_ARB_GECC2_DEBUG 0x9c4 34 #define mmMC_ARB_GECC2_DEBUG2 0x9c5 35 #define mmMC_ARB_GECC2 0x9c9 36 #define mmMC_ARB_GECC2_CLI 0x9ca [all …]
|
H A D | gmc_8_2_d.h | 27 #define mmMC_CONFIG 0x800 28 #define mmMC_ARB_ATOMIC 0x9be 29 #define mmMC_ARB_AGE_CNTL 0x9bf 30 #define mmMC_ARB_RET_CREDITS2 0x9c0 31 #define mmMC_ARB_FED_CNTL 0x9c1 32 #define mmMC_ARB_GECC2_STATUS 0x9c2 33 #define mmMC_ARB_GECC2_MISC 0x9c3 34 #define mmMC_ARB_GECC2_DEBUG 0x9c4 35 #define mmMC_ARB_GECC2_DEBUG2 0x9c5 36 #define mmMC_ARB_PERF_CID 0x9c6 [all …]
|
H A D | gmc_7_1_d.h | 27 #define mmMC_CONFIG 0x800 28 #define mmMC_ARB_AGE_CNTL 0x9bf 29 #define mmMC_ARB_RET_CREDITS2 0x9c0 30 #define mmMC_ARB_FED_CNTL 0x9c1 31 #define mmMC_ARB_GECC2_STATUS 0x9c2 32 #define mmMC_ARB_GECC2_MISC 0x9c3 33 #define mmMC_ARB_GECC2_DEBUG 0x9c4 34 #define mmMC_ARB_GECC2_DEBUG2 0x9c5 35 #define mmMC_ARB_PERF_CID 0x9c6 36 #define mmMC_ARB_GECC2 0x9c9 [all …]
|
H A D | gmc_8_1_d.h | 27 #define mmMC_CONFIG 0x800 28 #define mmMC_ARB_ATOMIC 0x9be 29 #define mmMC_ARB_AGE_CNTL 0x9bf 30 #define mmMC_ARB_RET_CREDITS2 0x9c0 31 #define mmMC_ARB_FED_CNTL 0x9c1 32 #define mmMC_ARB_GECC2_STATUS 0x9c2 33 #define mmMC_ARB_GECC2_MISC 0x9c3 34 #define mmMC_ARB_GECC2_DEBUG 0x9c4 35 #define mmMC_ARB_GECC2_DEBUG2 0x9c5 36 #define mmMC_ARB_PERF_CID 0x9c6 [all …]
|
/linux/drivers/memory/tegra/ |
H A D | tegra210-emc.h | 21 #define EMC_INTSTATUS 0x0 23 #define EMC_DBG 0x8 26 #define EMC_CFG 0xc 31 #define EMC_PIN 0x24 32 #define EMC_PIN_PIN_CKE BIT(0) 35 #define EMC_TIMING_CONTROL 0x28 36 #define EMC_RC 0x2c 37 #define EMC_RFC 0x30 38 #define EMC_RAS 0x34 39 #define EMC_RP 0x38 [all …]
|
/linux/arch/powerpc/include/asm/ |
H A D | spu.h | 23 #define MFC_PUT_CMD 0x20 24 #define MFC_PUTS_CMD 0x28 25 #define MFC_PUTR_CMD 0x30 26 #define MFC_PUTF_CMD 0x22 27 #define MFC_PUTB_CMD 0x21 28 #define MFC_PUTFS_CMD 0x2A 29 #define MFC_PUTBS_CMD 0x29 30 #define MFC_PUTRF_CMD 0x32 31 #define MFC_PUTRB_CMD 0x31 32 #define MFC_PUTL_CMD 0x24 [all …]
|
/linux/drivers/net/wireless/realtek/rtlwifi/rtl8192ee/ |
H A D | table.c | 6 0x800, 0x80040000, 7 0x804, 0x00000003, 8 0x808, 0x0000FC00, 9 0x80C, 0x0000000A, 10 0x810, 0x10001331, 11 0x814, 0x020C3D10, 12 0x818, 0x02220385, 13 0x81C, 0x00000000, 14 0x820, 0x01000100, 15 0x824, 0x00390204, [all …]
|
/linux/drivers/media/platform/qcom/camss/ |
H A D | camss-vfe-4-7.c | 21 #define VFE_0_HW_VERSION 0x000 23 #define VFE_0_GLOBAL_RESET_CMD 0x018 24 #define VFE_0_GLOBAL_RESET_CMD_CORE BIT(0) 35 #define VFE_0_MODULE_LENS_EN 0x040 39 #define VFE_0_MODULE_ZOOM_EN 0x04c 44 #define VFE_0_CORE_CFG 0x050 45 #define VFE_0_CORE_CFG_PIXEL_PATTERN_YCBYCR 0x4 46 #define VFE_0_CORE_CFG_PIXEL_PATTERN_YCRYCB 0x5 47 #define VFE_0_CORE_CFG_PIXEL_PATTERN_CBYCRY 0x6 48 #define VFE_0_CORE_CFG_PIXEL_PATTERN_CRYCBY 0x7 [all …]
|
H A D | camss-vfe-4-8.c | 20 #define VFE_0_HW_VERSION 0x000 22 #define VFE_0_GLOBAL_RESET_CMD 0x018 23 #define VFE_0_GLOBAL_RESET_CMD_CORE BIT(0) 34 #define VFE_0_MODULE_LENS_EN 0x040 38 #define VFE_0_MODULE_ZOOM_EN 0x04c 43 #define VFE_0_CORE_CFG 0x050 44 #define VFE_0_CORE_CFG_PIXEL_PATTERN_YCBYCR 0x4 45 #define VFE_0_CORE_CFG_PIXEL_PATTERN_YCRYCB 0x5 46 #define VFE_0_CORE_CFG_PIXEL_PATTERN_CBYCRY 0x6 47 #define VFE_0_CORE_CFG_PIXEL_PATTERN_CRYCBY 0x7 [all …]
|
/linux/drivers/platform/x86/amd/pmc/ |
H A D | pmc.c | 34 #define AMD_PMC_REGISTER_RESPONSE 0x980 35 #define AMD_PMC_REGISTER_ARGUMENT 0x9BC 38 #define AMD_PMC_SCRATCH_REG_CZN 0x94 39 #define AMD_PMC_SCRATCH_REG_YC 0xD14 40 #define AMD_PMC_SCRATCH_REG_1AH 0xF14 43 #define AMD_PMC_STB_PMI_0 0x03E30600 44 #define AMD_PMC_STB_S2IDLE_PREPARE 0xC6000001 45 #define AMD_PMC_STB_S2IDLE_RESTORE 0xC6000002 46 #define AMD_PMC_STB_S2IDLE_CHECK 0xC6000003 47 #define AMD_PMC_STB_DUMMY_PC 0xC6000007 [all …]
|
/linux/drivers/pinctrl/tegra/ |
H A D | pinctrl-tegra114.c | 24 #define TEGRA_PIN_CLK_32K_OUT_PA0 _GPIO(0) 199 #define TEGRA_PIN_CORE_PWR_REQ _PIN(0) 1538 #define DRV_PINGROUP_REG_A 0x868 /* bank 0 */ 1539 #define PINGROUP_REG_A 0x3000 /* bank 1 */ 1560 .mux_bit = 0, \ 1573 .parked_bitmask = 0, \ 1592 .drv_bank = 0, \ 1605 .parked_bitmask = 0, \ 1610 …PINGROUP(ulpi_data0_po1, SPI3, HSI, UARTA, ULPI, 0x3000, N, N… 1611 …PINGROUP(ulpi_data1_po2, SPI3, HSI, UARTA, ULPI, 0x3004, N, N… [all …]
|
H A D | pinctrl-tegra124.c | 24 #define TEGRA_PIN_CLK_32K_OUT_PA0 _GPIO(0) 213 #define TEGRA_PIN_CORE_PWR_REQ _PIN(0) 1705 #define DRV_PINGROUP_REG_A 0x868 /* bank 0 */ 1706 #define PINGROUP_REG_A 0x3000 /* bank 1 */ 1707 #define MIPI_PAD_CTRL_PINGROUP_REG_A 0x820 /* bank 2 */ 1729 .mux_bit = 0, \ 1742 .parked_bitmask = 0, \ 1761 .drv_bank = 0, \ 1774 .parked_bitmask = 0, \ 1803 …PINGROUP(ulpi_data0_po1, SPI3, HSI, UARTA, ULPI, 0x3000, N, N… [all …]
|