/linux/arch/arm/boot/dts/mediatek/ |
H A D | mt8135.dtsi | 42 #size-cells = <0>; 45 cpu0: cpu@0 { 48 reg = <0x000>; 54 reg = <0x001>; 60 reg = <0x100>; 66 reg = <0x101>; 77 reg = <0 0x80002000 0 0x1000>; 90 #clock-cells = <0>; 96 #clock-cells = <0>; 101 #clock-cells = <0>; [all …]
|
H A D | mt7629.dtsi | 24 #size-cells = <0>; 27 cpu0: cpu@0 { 30 reg = <0x0>; 38 reg = <0x1>; 51 clk20m: oscillator-0 { 53 #clock-cells = <0>; 60 #clock-cells = <0>; 83 reg = <0x10000000 0x1000>; 89 reg = <0x10002000 0x1000>; 97 reg = <0x10006000 0x1000>; [all …]
|
H A D | mt2701.dtsi | 25 #size-cells = <0>; 28 cpu@0 { 31 reg = <0x0>; 36 reg = <0x1>; 41 reg = <0x2>; 46 reg = <0x3>; 57 reg = <0 0x80002000 0 0x1000>; 64 #clock-cells = <0>; 70 #clock-cells = <0>; 73 clk26m: oscillator@0 { [all …]
|
/linux/drivers/pinctrl/mediatek/ |
H A D | pinctrl-mt6797.c | 18 * gpio:0x10005000, iocfg[l]:0x10002000, iocfg[b]:0x10002400, 19 * iocfg[r]:0x10002800, iocfg[t]:0x10002C00. 24 PIN_FIELD(0, 261, 0x300, 0x10, 0, 4), 28 PIN_FIELD(0, 261, 0x0, 0x10, 0, 1), 32 PIN_FIELD(0, 261, 0x200, 0x10, 0, 1), 36 PIN_FIELD(0, 261, 0x100, 0x10, 0, 1), 55 .gpio_m = 0,
|
/linux/Documentation/devicetree/bindings/pinctrl/ |
H A D | mediatek,mt8192-pinctrl.yaml | 149 reg = <0x10005000 0x1000>, 150 <0x11c20000 0x1000>, 151 <0x11d10000 0x1000>, 152 <0x11d30000 0x1000>, 153 <0x11d40000 0x1000>, 154 <0x11e20000 0x1000>, 155 <0x11e70000 0x1000>, 156 <0x11ea0000 0x1000>, 157 <0x11f20000 0x1000>, 158 <0x11f30000 0x1000>, [all …]
|
H A D | mediatek,mt65xx-pinctrl.yaml | 141 reg = <0 0x10005000 0 0x1000>; 146 reg = <0 0x1020C020 0 0x1000>; 151 reg = <0 0x1000B000 0 0x1000>;
|
H A D | mediatek,mt6779-pinctrl.yaml | 114 '-[0-9]*$': 158 enum: [0, 1] 165 0: (R1, R0) = (0, 0) which means R1 disabled and R0 disabled. 166 1: (R1, R0) = (0, 1) which means R1 disabled and R0 enabled. 167 2: (R1, R0) = (1, 0) which means R1 enabled and R0 disabled. 170 enum: [0, 1, 2, 3] 177 0: (R1, R0) = (0, 0) which means R1 disabled and R0 disabled. 178 1: (R1, R0) = (0, 1) which means R1 disabled and R0 enabled. 179 2: (R1, R0) = (1, 0) which means R1 enabled and R0 disabled. 182 enum: [0, 1, 2, 3] [all …]
|
H A D | mediatek,mt6795-pinctrl.yaml | 136 0: (R1, R0) = (0, 0) which means R1 disabled and R0 disabled. 137 1: (R1, R0) = (0, 1) which means R1 disabled and R0 enabled. 138 2: (R1, R0) = (1, 0) which means R1 enabled and R0 disabled. 141 enum: [0, 1, 2, 3] 148 0: (R1, R0) = (0, 0) which means R1 disabled and R0 disabled. 149 1: (R1, R0) = (0, 1) which means R1 disabled and R0 enabled. 150 2: (R1, R0) = (1, 0) which means R1 enabled and R0 disabled. 153 enum: [0, 1, 2, 3] 186 reg = <0 0x10005000 0 0x1000>, <0 0x1000b000 0 0x1000>; 190 gpio-ranges = <&pio 0 0 196>;
|
H A D | mediatek,mt8188-pinctrl.yaml | 188 reg = <0x10005000 0x1000>, 189 <0x11c00000 0x1000>, 190 <0x11e10000 0x1000>, 191 <0x11e20000 0x1000>, 192 <0x11ea0000 0x1000>, 193 <0x1000b000 0x1000>; 199 gpio-ranges = <&pio 0 0 176>; 201 interrupts = <GIC_SPI 225 IRQ_TYPE_LEVEL_HIGH 0>;
|
H A D | mediatek,mt8186-pinctrl.yaml | 229 reg = <0x10005000 0x1000>, 230 <0x10002000 0x0200>, 231 <0x10002200 0x0200>, 232 <0x10002400 0x0200>, 233 <0x10002600 0x0200>, 234 <0x10002A00 0x0200>, 235 <0x10002c00 0x0200>, 236 <0x1000b000 0x1000>; 242 gpio-ranges = <&pio 0 0 185>; 244 interrupts = <GIC_SPI 186 IRQ_TYPE_LEVEL_HIGH 0>;
|
H A D | mediatek,mt8195-pinctrl.yaml | 240 reg = <0x10005000 0x1000>, 241 <0x11d10000 0x1000>, 242 <0x11d30000 0x1000>, 243 <0x11d40000 0x1000>, 244 <0x11e20000 0x1000>, 245 <0x11eb0000 0x1000>, 246 <0x11f40000 0x1000>, 247 <0x1000b000 0x1000>; 253 gpio-ranges = <&pio 0 0 144>; 255 interrupts = <GIC_SPI 225 IRQ_TYPE_LEVEL_HIGH 0>;
|
H A D | mediatek,mt8183-pinctrl.yaml | 126 When E1=0/E0=0, the strength is 0.125mA. 127 When E1=0/E0=1, the strength is 0.25mA. 128 When E1=1/E0=0, the strength is 0.5mA. 132 0: (E1, E0, EN) = (0, 0, 0) 133 1: (E1, E0, EN) = (0, 0, 1) 134 2: (E1, E0, EN) = (0, 1, 0) 135 3: (E1, E0, EN) = (0, 1, 1) 136 4: (E1, E0, EN) = (1, 0, 0) 137 5: (E1, E0, EN) = (1, 0, 1) 138 6: (E1, E0, EN) = (1, 1, 0) [all …]
|
/linux/arch/arm/mach-versatile/ |
H A D | versatile.c | 25 #define IO_ADDRESS(x) (((x) & 0x0fffffff) + (((x) >> 4) & 0x0f000000) + 0xf0000000) 33 #define VERSATILE_SYS_PCICTL_OFFSET 0x44 34 #define VERSATILE_SYS_MCI_OFFSET 0x48 39 #define VERSATILE_MMCI0_BASE 0x10005000 /* MMC interface */ 40 #define VERSATILE_MMCI1_BASE 0x1000B000 /* MMC Interface */ 41 #define VERSATILE_SCTL_BASE 0x101E0000 /* System controller */ 46 #define VERSATILE_REFCLK 0 87 OF_DEV_AUXDATA("arm,primecell", VERSATILE_MMCI1_BASE, "fpga:0b", &mmc1_plat_data), 166 versatile_sys_base = of_iomap(np, 0); in versatile_dt_init()
|
/linux/arch/arm64/boot/dts/mediatek/ |
H A D | mt6779.dtsi | 26 #size-cells = <0>; 28 cpu0: cpu@0 { 32 reg = <0x000>; 39 reg = <0x100>; 46 reg = <0x200>; 53 reg = <0x300>; 60 reg = <0x400>; 67 reg = <0x500>; 74 reg = <0x600>; 81 reg = <0x700>; [all …]
|
H A D | mt6797.dtsi | 25 #size-cells = <0>; 27 cpu0: cpu@0 { 31 reg = <0x000>; 38 reg = <0x001>; 45 reg = <0x002>; 52 reg = <0x003>; 59 reg = <0x100>; 66 reg = <0x101>; 73 reg = <0x102>; 80 reg = <0x103>; [all …]
|
H A D | mt8516.dtsi | 21 cluster0_opp: opp-table-0 { 48 #size-cells = <0>; 50 cpu0: cpu@0 { 53 reg = <0x0>; 66 reg = <0x1>; 79 reg = <0x2>; 92 reg = <0x3>; 105 CPU_SLEEP_0_0: cpu-sleep-0-0 { 110 arm,psci-suspend-param = <0x0010000>; 113 CLUSTER_SLEEP_0: cluster-sleep-0 { [all …]
|
H A D | mt8365.dtsi | 24 #size-cells = <0>; 26 cluster0_opp: opp-table-0 { 128 cpu0: cpu@0 { 131 reg = <0x0>; 135 i-cache-size = <0x8000>; 138 d-cache-size = <0x8000>; 151 reg = <0x1>; 155 i-cache-size = <0x8000>; 158 d-cache-size = <0x8000>; 171 reg = <0x2>; [all …]
|
H A D | mt7622.dtsi | 69 #size-cells = <0>; 71 cpu0: cpu@0 { 74 reg = <0x0 0x0>; 89 reg = <0x0 0x1>; 111 #clock-cells = <0>; 116 #clock-cells = <0>; 140 reg = <0 0x43000000 0 0x30000>; 150 thermal-sensors = <&thermal 0>; 216 reg = <0 0x10000000 0 0x1000>; 223 reg = <0 0x10001000 0 0x250>; [all …]
|
H A D | mt6795.dtsi | 48 #size-cells = <0>; 50 cpu0: cpu@0 { 54 reg = <0x000>; 63 reg = <0x001>; 78 reg = <0x002>; 93 reg = <0x003>; 108 reg = <0x100>; 123 reg = <0x101>; 138 reg = <0x102>; 153 reg = <0x103>; [all …]
|
H A D | mt2712e.dtsi | 22 cluster0_opp: opp-table-0 { 66 #size-cells = <0>; 85 cpu0: cpu@0 { 88 reg = <0x000>; 100 reg = <0x001>; 113 reg = <0x200>; 126 CPU_SLEEP_0: cpu-sleep-0 { 132 arm,psci-suspend-param = <0x0010000>; 135 CLUSTER_SLEEP_0: cluster-sleep-0 { 141 arm,psci-suspend-param = <0x1010000>; [all …]
|
/linux/arch/arm/boot/dts/arm/ |
H A D | arm-realview-eb.dtsi | 43 /* 128 MiB memory @ 0x0 */ 44 reg = <0x00000000 0x08000000>; 57 #clock-cells = <0>; 63 #clock-cells = <0>; 72 #clock-cells = <0>; 74 clock-frequency = <0>; 80 reg = <0x40000000 0x04000000>; 90 reg = <0x44000000 0x04000000>; 100 reg = <0x4e000000 0x10000>; 110 reg = <0x4f000000 0x20000>; [all …]
|
H A D | arm-realview-pbx.dtsi | 44 /* 128 MiB memory @ 0x0 */ 45 reg = <0x00000000 0x08000000>; 66 #clock-cells = <0>; 72 #clock-cells = <0>; 78 #clock-cells = <0>; 87 #clock-cells = <0>; 89 clock-frequency = <0>; 95 reg = <0x40000000 0x04000000>; 105 reg = <0x44000000 0x04000000>; 115 reg = <0x4e000000 0x10000>; [all …]
|
H A D | arm-realview-pb1176.dts | 45 /* 128 MiB memory @ 0x0 */ 46 reg = <0x00000000 0x08000000>; 67 #clock-cells = <0>; 73 #clock-cells = <0>; 82 #clock-cells = <0>; 84 clock-frequency = <0>; 89 reg = <0x30000000 0x4000000>; 98 reg = <0x38000000 0x800000>; 113 reg = <0x3c000000 0x4000000>; 121 reg = <0x3a000000 0x10000>; [all …]
|
H A D | arm-realview-pb11mp.dts | 45 * The PB11MPCore has 512 MiB memory @ 0x70000000 46 * and the first 256 are also remapped @ 0x00000000 48 reg = <0x70000000 0x20000000>; 53 #size-cells = <0>; 56 MP11_0: cpu@0 { 59 reg = <0>; 91 reg = <0x1f001000 0x1000>, 92 <0x1f000100 0x100>; 97 reg = <0x1f002000 0x1000>; 99 interrupts = <0 29 IRQ_TYPE_LEVEL_HIGH>, [all …]
|
/linux/arch/arm/boot/dts/nxp/imx/ |
H A D | imx27.dtsi | 47 reg = <0x10040000 0x1000>; 53 #clock-cells = <0>; 59 #size-cells = <0>; 62 cpu: cpu@0 { 64 reg = <0>; 88 reg = <0x10000000 0x20000>; 93 reg = <0x10001000 0x1000>; 104 reg = <0x10002000 0x1000>; 111 reg = <0x10003000 0x1000>; 120 reg = <0x10004000 0x1000>; [all …]
|