| /linux/drivers/mfd/ |
| H A D | wm8994-regmap.c | 18 { 0x0001, 0x0000 }, /* R1 - Power Management (1) */ 19 { 0x0002, 0x6000 }, /* R2 - Power Management (2) */ 20 { 0x0003, 0x0000 }, /* R3 - Power Management (3) */ 21 { 0x0004, 0x0000 }, /* R4 - Power Management (4) */ 22 { 0x0005, 0x0000 }, /* R5 - Power Management (5) */ 23 { 0x0006, 0x0000 }, /* R6 - Power Management (6) */ 24 { 0x0015, 0x0000 }, /* R21 - Input Mixer (1) */ 25 { 0x0018, 0x008B }, /* R24 - Left Line Input 1&2 Volume */ 26 { 0x0019, 0x008B }, /* R25 - Left Line Input 3&4 Volume */ 27 { 0x001A, 0x008B }, /* R26 - Right Line Input 1&2 Volume */ [all …]
|
| /linux/arch/arm/boot/dts/nxp/imx/ |
| H A D | imx6sx-pinfunc.h | 13 #define MX6SX_PAD_GPIO1_IO00__I2C1_SCL 0x0014 0x035C 0x07A8 0x0 0x1 14 #define MX6SX_PAD_GPIO1_IO00__USDHC1_VSELECT 0x0014 0x035C 0x0000 0x1 0x0 15 #define MX6SX_PAD_GPIO1_IO00__SPDIF_LOCK 0x0014 0x035C 0x0000 0x2 0x0 16 #define MX6SX_PAD_GPIO1_IO00__CCM_WAIT 0x0014 0x035C 0x0000 0x3 0x0 17 #define MX6SX_PAD_GPIO1_IO00__WDOG1_WDOG_ANY 0x0014 0x035C 0x0000 0x4 0x0 18 #define MX6SX_PAD_GPIO1_IO00__GPIO1_IO_0 0x0014 0x035C 0x0000 0x5 0x0 19 #define MX6SX_PAD_GPIO1_IO00__SNVS_HP_WRAPPER_VIO_5 0x0014 0x035C 0x0000 0x6 0x0 20 #define MX6SX_PAD_GPIO1_IO00__PHY_DTB_1 0x0014 0x035C 0x0000 0x7 0x0 21 #define MX6SX_PAD_GPIO1_IO01__I2C1_SDA 0x0018 0x0360 0x07AC 0x0 0x1 22 #define MX6SX_PAD_GPIO1_IO01__USDHC1_RESET_B 0x0018 0x0360 0x0000 0x1 0x0 [all …]
|
| H A D | imx7d-pinfunc.h | 14 #define MX7D_PAD_LPSR_GPIO1_IO00__GPIO1_IO0 0x0000 0x0030 0x0000 0x0 0x0 15 #define MX7D_PAD_LPSR_GPIO1_IO00__PWM4_OUT 0x0000 0x0030 0x0000 0x1 0x0 16 #define MX7D_PAD_LPSR_GPIO1_IO00__WDOG1_WDOG_ANY 0x0000 0x0030 0x0000 0x2 0x0 17 #define MX7D_PAD_LPSR_GPIO1_IO00__WDOG1_WDOG_B 0x0000 0x0030 0x0000 0x3 0x0 18 #define MX7D_PAD_LPSR_GPIO1_IO00__WDOG1_WDOG__RST_B_DEB 0x0000 0x0030 0x0000 0x4 0x0 19 #define MX7D_PAD_LPSR_GPIO1_IO01__GPIO1_IO1 0x0004 0x0034 0x0000 0x0 0x0 20 #define MX7D_PAD_LPSR_GPIO1_IO01__PWM1_OUT 0x0004 0x0034 0x0000 0x1 0x0 21 #define MX7D_PAD_LPSR_GPIO1_IO01__CCM_ENET_REF_CLK3 0x0004 0x0034 0x0000 0x2 0x0 22 #define MX7D_PAD_LPSR_GPIO1_IO01__SAI1_MCLK 0x0004 0x0034 0x0000 0x3 0x0 23 #define MX7D_PAD_LPSR_GPIO1_IO01__ANATOP_24M_OUT 0x0004 0x0034 0x0000 0x4 0x0 [all …]
|
| H A D | imx6sll-pinfunc.h | 15 #define MX6SLL_PAD_WDOG_B__WDOG1_B 0x0014 0x02DC 0x0000 0x0 0x0 16 #define MX6SLL_PAD_WDOG_B__WDOG1_RESET_B_DEB 0x0014 0x02DC 0x0000 0x1 0x0 17 #define MX6SLL_PAD_WDOG_B__UART5_RI_B 0x0014 0x02DC 0x0000 0x2 0x0 18 #define MX6SLL_PAD_WDOG_B__GPIO3_IO18 0x0014 0x02DC 0x0000 0x5 0x0 19 #define MX6SLL_PAD_REF_CLK_24M__XTALOSC_REF_CLK_24M 0x0018 0x02E0 0x0000 0x0 0x0 20 #define MX6SLL_PAD_REF_CLK_24M__I2C3_SCL 0x0018 0x02E0 0x068C 0x1 0x0 21 #define MX6SLL_PAD_REF_CLK_24M__PWM3_OUT 0x0018 0x02E0 0x0000 0x2 0x0 22 #define MX6SLL_PAD_REF_CLK_24M__USB_OTG2_ID 0x0018 0x02E0 0x0560 0x3 0x0 23 #define MX6SLL_PAD_REF_CLK_24M__CCM_PMIC_READY 0x0018 0x02E0 0x05AC 0x4 0x0 24 #define MX6SLL_PAD_REF_CLK_24M__GPIO3_IO21 0x0018 0x02E0 0x0000 0x5 0x0 [all …]
|
| H A D | imx6ul-pinfunc.h | 13 #define MX6UL_PAD_BOOT_MODE0__GPIO5_IO10 0x0014 0x02a0 0x0000 5 0 14 #define MX6UL_PAD_BOOT_MODE1__GPIO5_IO11 0x0018 0x02a4 0x0000 5 0 16 #define MX6UL_PAD_SNVS_TAMPER0__GPIO5_IO00 0x001c 0x02a8 0x0000 5 0 17 #define MX6UL_PAD_SNVS_TAMPER1__GPIO5_IO01 0x0020 0x02ac 0x0000 5 0 18 #define MX6UL_PAD_SNVS_TAMPER2__GPIO5_IO02 0x0024 0x02b0 0x0000 5 0 19 #define MX6UL_PAD_SNVS_TAMPER3__GPIO5_IO03 0x0028 0x02b4 0x0000 5 0 20 #define MX6UL_PAD_SNVS_TAMPER4__GPIO5_IO04 0x002c 0x02b8 0x0000 5 0 21 #define MX6UL_PAD_SNVS_TAMPER5__GPIO5_IO05 0x0030 0x02bc 0x0000 5 0 22 #define MX6UL_PAD_SNVS_TAMPER6__GPIO5_IO06 0x0034 0x02c0 0x0000 5 0 23 #define MX6UL_PAD_SNVS_TAMPER7__GPIO5_IO07 0x0038 0x02c4 0x0000 5 0 [all …]
|
| /linux/drivers/gpu/drm/nouveau/nvkm/engine/gr/ |
| H A D | nv25.c | 36 NVKM_MEM_TARGET_INST, 0x3724, 16, true, in nv25_gr_chan_new() 42 nvkm_wo32(chan->inst, 0x0028, 0x00000001 | (chan->chid << 24)); in nv25_gr_chan_new() 43 nvkm_wo32(chan->inst, 0x035c, 0xffff0000); in nv25_gr_chan_new() 44 nvkm_wo32(chan->inst, 0x03c0, 0x0fff0000); in nv25_gr_chan_new() 45 nvkm_wo32(chan->inst, 0x03c4, 0x0fff0000); in nv25_gr_chan_new() 46 nvkm_wo32(chan->inst, 0x049c, 0x00000101); in nv25_gr_chan_new() 47 nvkm_wo32(chan->inst, 0x04b0, 0x00000111); in nv25_gr_chan_new() 48 nvkm_wo32(chan->inst, 0x04c8, 0x00000080); in nv25_gr_chan_new() 49 nvkm_wo32(chan->inst, 0x04cc, 0xffff0000); in nv25_gr_chan_new() 50 nvkm_wo32(chan->inst, 0x04d0, 0x00000001); in nv25_gr_chan_new() [all …]
|
| /linux/arch/arm64/boot/dts/freescale/ |
| H A D | imx94-pinfunc.h | 10 #define IMX94_DSE_X1 0x2 11 #define IMX94_DSE_X2 0x6 12 #define IMX94_DSE_X3 0xe 13 #define IMX94_DSE_X4 0x1e 14 #define IMX94_DSE_X5 0x3e 15 #define IMX94_DSE_X6 0x7e 18 #define IMX94_FSEL_FAST 0x180 19 #define IMX94_FSEL_SLOW 0x100 22 #define IMX94_PU_ENABLE 0x200 23 #define IMX94_PU_DISABLE 0x0 [all …]
|
| H A D | imx95-pinfunc.h | 13 #define IMX95_PAD_DAP_TDI__JTAG_MUX_TDI 0x0000 0x0204 0x0610 0x00 0x00 14 #define IMX95_PAD_DAP_TDI__NETCMIX_TOP_MQS2_LEFT 0x0000 0x0204 0x0000 0x01 0x00 15 #define IMX95_PAD_DAP_TDI__NETCMIX_TOP_NETC_TMR_1588_ALARM1 0x0000 0x0204 0x0000 0x02 0x00 16 #define IMX95_PAD_DAP_TDI__CAN2_TX 0x0000 0x0204 0x0000 0x03 0x00 17 #define IMX95_PAD_DAP_TDI__FLEXIO2_FLEXIO_BIT30 0x0000 0x0204 0x0000 0x04 0x00 18 #define IMX95_PAD_DAP_TDI__GPIO3_IO_BIT28 0x0000 0x0204 0x0000 0x05 0x00 19 #define IMX95_PAD_DAP_TDI__LPUART5_RX 0x0000 0x0204 0x0570 0x06 0x00 21 #define IMX95_PAD_DAP_TMS_SWDIO__JTAG_MUX_TMS 0x0004 0x0208 0x0614 0x00 0x00 22 #define IMX95_PAD_DAP_TMS_SWDIO__CAN4_TX 0x0004 0x0208 0x0000 0x02 0x00 23 #define IMX95_PAD_DAP_TMS_SWDIO__FLEXIO2_FLEXIO_BIT31 0x0004 0x0208 0x0000 0x04 0x00 [all …]
|
| /linux/drivers/gpu/drm/nouveau/nvkm/engine/gr/fuc/ |
| H A D | hubgf117.fuc3.h | 3 /* 0x0000: hub_mmio_list_head */ 4 0x00000300, 5 /* 0x0004: hub_mmio_list_tail */ 6 0x00000304, 7 /* 0x0008: gpc_count */ 8 0x00000000, 9 /* 0x000c: rop_count */ 10 0x00000000, 11 /* 0x0010: cmd_queue */ 12 0x00000000, [all …]
|
| H A D | hubgf100.fuc3.h | 3 /* 0x0000: hub_mmio_list_head */ 4 0x00000300, 5 /* 0x0004: hub_mmio_list_tail */ 6 0x00000304, 7 /* 0x0008: gpc_count */ 8 0x00000000, 9 /* 0x000c: rop_count */ 10 0x00000000, 11 /* 0x0010: cmd_queue */ 12 0x00000000, [all …]
|
| H A D | hubgk110.fuc3.h | 3 /* 0x0000: hub_mmio_list_head */ 4 0x00000300, 5 /* 0x0004: hub_mmio_list_tail */ 6 0x00000304, 7 /* 0x0008: gpc_count */ 8 0x00000000, 9 /* 0x000c: rop_count */ 10 0x00000000, 11 /* 0x0010: cmd_queue */ 12 0x00000000, [all …]
|
| H A D | hubgk104.fuc3.h | 3 /* 0x0000: hub_mmio_list_head */ 4 0x00000300, 5 /* 0x0004: hub_mmio_list_tail */ 6 0x00000304, 7 /* 0x0008: gpc_count */ 8 0x00000000, 9 /* 0x000c: rop_count */ 10 0x00000000, 11 /* 0x0010: cmd_queue */ 12 0x00000000, [all …]
|
| /linux/drivers/gpu/drm/omapdrm/dss/ |
| H A D | dispc.h | 11 #define DISPC_REVISION 0x0000 12 #define DISPC_SYSCONFIG 0x0010 13 #define DISPC_SYSSTATUS 0x0014 14 #define DISPC_IRQSTATUS 0x0018 15 #define DISPC_IRQENABLE 0x001C 16 #define DISPC_CONTROL 0x0040 17 #define DISPC_CONFIG 0x0044 18 #define DISPC_CAPABLE 0x0048 19 #define DISPC_LINE_STATUS 0x005C 20 #define DISPC_LINE_NUMBER 0x0060 [all …]
|
| /linux/drivers/video/fbdev/omap2/omapfb/dss/ |
| H A D | dispc.h | 13 #define DISPC_REVISION 0x0000 14 #define DISPC_SYSCONFIG 0x0010 15 #define DISPC_SYSSTATUS 0x0014 16 #define DISPC_IRQSTATUS 0x0018 17 #define DISPC_IRQENABLE 0x001C 18 #define DISPC_CONTROL 0x0040 19 #define DISPC_CONFIG 0x0044 20 #define DISPC_CAPABLE 0x0048 21 #define DISPC_LINE_STATUS 0x005C 22 #define DISPC_LINE_NUMBER 0x0060 [all …]
|
| /linux/drivers/media/usb/gspca/ |
| H A D | stk1135.c | 51 if (gspca_dev->usb_err < 0) in reg_r() 52 return 0; in reg_r() 53 ret = usb_control_msg(dev, usb_rcvctrlpipe(dev, 0), in reg_r() 54 0x00, in reg_r() 56 0x00, in reg_r() 61 gspca_dbg(gspca_dev, D_USBI, "reg_r 0x%x=0x%02x\n", in reg_r() 62 index, gspca_dev->usb_buf[0]); in reg_r() 63 if (ret < 0) { in reg_r() 64 pr_err("reg_r 0x%x err %d\n", index, ret); in reg_r() 66 return 0; in reg_r() [all …]
|
| H A D | sq930x.c | 35 #define Generic 0 52 .priv = 0}, 61 #define SQ930_CTRL_UCBUS_IO 0x0001 62 #define SQ930_CTRL_I2C_IO 0x0002 63 #define SQ930_CTRL_GPIO 0x0005 64 #define SQ930_CTRL_CAP_START 0x0010 65 #define SQ930_CTRL_CAP_STOP 0x0011 66 #define SQ930_CTRL_SET_EXPOSURE 0x001d 67 #define SQ930_CTRL_RESET 0x001e 68 #define SQ930_CTRL_GET_DEV_INFO 0x001f [all …]
|
| /linux/drivers/gpu/drm/amd/include/asic_reg/mmhub/ |
| H A D | mmhub_4_1_0_offset.h | 29 // base address: 0x68000 30 …DAGB0_RDCLI0 0x0000 31 …e regDAGB0_RDCLI0_BASE_IDX 0 32 …DAGB0_RDCLI1 0x0001 33 …e regDAGB0_RDCLI1_BASE_IDX 0 34 …DAGB0_RDCLI2 0x0002 35 …e regDAGB0_RDCLI2_BASE_IDX 0 36 …DAGB0_RDCLI3 0x0003 37 …e regDAGB0_RDCLI3_BASE_IDX 0 38 …DAGB0_RDCLI4 0x0004 [all …]
|
| /linux/sound/soc/mediatek/mt6797/ |
| H A D | mt6797-reg.h | 12 #define AUDIO_TOP_CON0 0x0000 13 #define AUDIO_TOP_CON1 0x0004 14 #define AUDIO_TOP_CON3 0x000c 15 #define AFE_DAC_CON0 0x0010 16 #define AFE_DAC_CON1 0x0014 17 #define AFE_I2S_CON 0x0018 18 #define AFE_DAIBT_CON0 0x001c 19 #define AFE_CONN0 0x0020 20 #define AFE_CONN1 0x0024 21 #define AFE_CONN2 0x0028 [all …]
|
| /linux/drivers/net/dsa/microchip/ |
| H A D | ksz9477_reg.h | 11 #define KS_PRIO_M 0x7 14 /* 0 - Operation */ 15 #define REG_CHIP_ID0__1 0x0000 17 #define REG_CHIP_ID1__1 0x0001 19 #define FAMILY_ID 0x95 20 #define FAMILY_ID_94 0x94 21 #define FAMILY_ID_95 0x95 22 #define FAMILY_ID_85 0x85 23 #define FAMILY_ID_98 0x98 24 #define FAMILY_ID_88 0x88 [all …]
|
| /linux/sound/soc/mediatek/mt8365/ |
| H A D | mt8365-reg.h | 15 #define AUDIO_TOP_CON0 (0x0000) 16 #define AUDIO_TOP_CON1 (0x0004) 17 #define AUDIO_TOP_CON2 (0x0008) 18 #define AUDIO_TOP_CON3 (0x000c) 20 #define AFE_DAC_CON0 (0x0010) 21 #define AFE_DAC_CON1 (0x0014) 22 #define AFE_I2S_CON (0x0018) 23 #define AFE_CONN0 (0x0020) 24 #define AFE_CONN1 (0x0024) 25 #define AFE_CONN2 (0x0028) [all …]
|
| /linux/drivers/net/wireless/realtek/rtl8xxxu/ |
| H A D | regs.h | 8 /* 0x0000 ~ 0x00FF System Configuration */ 9 #define REG_SYS_ISO_CTRL 0x0000 10 #define SYS_ISO_MD2PP BIT(0) 16 #define REG_SYS_FUNC 0x0002 17 #define SYS_FUNC_BBRSTB BIT(0) 34 #define REG_APS_FSMCO 0x0004 46 #define REG_SYS_CLKR 0x0008 47 #define SYS_CLK_ANAD16V_ENABLE BIT(0) 59 #define REG_9346CR 0x000a 63 #define REG_EE_VPD 0x000c [all …]
|
| /linux/drivers/gpu/drm/amd/display/dc/dce/ |
| H A D | dce_scl_filters.c | 31 // <sharpness> = 0 37 0x1000, 0x0000, 38 0x0FF0, 0x0010, 39 0x0FB0, 0x0050, 40 0x0F34, 0x00CC, 41 0x0E68, 0x0198, 42 0x0D44, 0x02BC, 43 0x0BC4, 0x043C, 44 0x09FC, 0x0604, 45 0x0800, 0x0800 [all …]
|
| /linux/include/video/ |
| H A D | radeon.h | 6 #define RADEON_REGSIZE 0x4000 9 #define MM_INDEX 0x0000 10 #define MM_DATA 0x0004 11 #define BUS_CNTL 0x0030 12 #define HI_STAT 0x004C 13 #define BUS_CNTL1 0x0034 14 #define I2C_CNTL_1 0x0094 15 #define CNFG_CNTL 0x00E0 16 #define CNFG_MEMSIZE 0x00F8 17 #define CNFG_APER_0_BASE 0x0100 [all …]
|
| H A D | mach64.h | 20 #define CRTC_H_TOTAL_DISP 0x0000 /* Dword offset 0_00 */ 21 #define CRTC2_H_TOTAL_DISP 0x0000 /* Dword offset 0_00 */ 22 #define CRTC_H_SYNC_STRT_WID 0x0004 /* Dword offset 0_01 */ 23 #define CRTC2_H_SYNC_STRT_WID 0x0004 /* Dword offset 0_01 */ 24 #define CRTC_H_SYNC_STRT 0x0004 25 #define CRTC2_H_SYNC_STRT 0x0004 26 #define CRTC_H_SYNC_DLY 0x0005 27 #define CRTC2_H_SYNC_DLY 0x0005 28 #define CRTC_H_SYNC_WID 0x0006 29 #define CRTC2_H_SYNC_WID 0x0006 [all …]
|
| /linux/drivers/net/wireless/realtek/rtlwifi/rtl8192d/ |
| H A D | reg.h | 8 /* 0x0000h ~ 0x00FFh System Configuration */ 10 #define REG_SYS_ISO_CTRL 0x0000 11 #define REG_SYS_FUNC_EN 0x0002 12 #define REG_APS_FSMCO 0x0004 13 #define REG_SYS_CLKR 0x0008 14 #define REG_9346CR 0x000A 15 #define REG_EE_VPD 0x000C 16 #define REG_AFE_MISC 0x0010 17 #define REG_SPS0_CTRL 0x0011 18 #define REG_POWER_OFF_IN_PROCESS 0x0017 [all …]
|