/linux/arch/sh/kernel/cpu/sh4a/ |
H A D | clock-sh7366.c | 185 CLKDEV_CON_ID("rclk", &r_clk), 186 CLKDEV_CON_ID("extal", &extal_clk), 187 CLKDEV_CON_ID("dll_clk", &dll_clk), 188 CLKDEV_CON_ID("pll_clk", &pll_clk), 191 CLKDEV_CON_ID("cpu_clk", &div4_clks[DIV4_I]), 192 CLKDEV_CON_ID("umem_clk", &div4_clks[DIV4_U]), 193 CLKDEV_CON_ID("shyway_clk", &div4_clks[DIV4_SH]), 194 CLKDEV_CON_ID("bus_clk", &div4_clks[DIV4_B]), 195 CLKDEV_CON_ID("b3_clk", &div4_clks[DIV4_B3]), 196 CLKDEV_CON_ID("peripheral_clk", &div4_clks[DIV4_P]), [all …]
|
H A D | clock-sh7343.c | 187 CLKDEV_CON_ID("rclk", &r_clk), 188 CLKDEV_CON_ID("extal", &extal_clk), 189 CLKDEV_CON_ID("dll_clk", &dll_clk), 190 CLKDEV_CON_ID("pll_clk", &pll_clk), 193 CLKDEV_CON_ID("cpu_clk", &div4_clks[DIV4_I]), 194 CLKDEV_CON_ID("umem_clk", &div4_clks[DIV4_U]), 195 CLKDEV_CON_ID("shyway_clk", &div4_clks[DIV4_SH]), 196 CLKDEV_CON_ID("bus_clk", &div4_clks[DIV4_B]), 197 CLKDEV_CON_ID("b3_clk", &div4_clks[DIV4_B3]), 198 CLKDEV_CON_ID("peripheral_clk", &div4_clks[DIV4_P]), [all …]
|
H A D | clock-sh7734.c | 180 CLKDEV_CON_ID("extal", &extal_clk), 181 CLKDEV_CON_ID("pll_clk", &pll_clk), 184 CLKDEV_CON_ID("cpu_clk", &div4_clks[DIV4_I]), 185 CLKDEV_CON_ID("shyway_clk", &div4_clks[DIV4_S]), 186 CLKDEV_CON_ID("ddr_clk", &div4_clks[DIV4_M]), 187 CLKDEV_CON_ID("bus_clk", &div4_clks[DIV4_B]), 188 CLKDEV_CON_ID("shyway_clk1", &div4_clks[DIV4_S1]), 189 CLKDEV_CON_ID("peripheral_clk", &div4_clks[DIV4_P]), 200 CLKDEV_CON_ID("hscif", &mstp_clks[MSTP019]), 204 CLKDEV_CON_ID("ssi0", &mstp_clks[MSTP012]), [all …]
|
H A D | clock-sh7723.c | 196 CLKDEV_CON_ID("rclk", &r_clk), 197 CLKDEV_CON_ID("extal", &extal_clk), 198 CLKDEV_CON_ID("dll_clk", &dll_clk), 199 CLKDEV_CON_ID("pll_clk", &pll_clk), 202 CLKDEV_CON_ID("cpu_clk", &div4_clks[DIV4_I]), 203 CLKDEV_CON_ID("umem_clk", &div4_clks[DIV4_U]), 204 CLKDEV_CON_ID("shyway_clk", &div4_clks[DIV4_SH]), 205 CLKDEV_CON_ID("bus_clk", &div4_clks[DIV4_B]), 206 CLKDEV_CON_ID("b3_clk", &div4_clks[DIV4_B3]), 207 CLKDEV_CON_ID("peripheral_clk", &div4_clks[DIV4_P]), [all …]
|
H A D | clock-sh7786.c | 127 CLKDEV_CON_ID("extal", &extal_clk), 128 CLKDEV_CON_ID("pll_clk", &pll_clk), 131 CLKDEV_CON_ID("peripheral_clk", &div4_clks[DIV4_P]), 132 CLKDEV_CON_ID("du_clk", &div4_clks[DIV4_DU]), 133 CLKDEV_CON_ID("ddr_clk", &div4_clks[DIV4_DDR]), 134 CLKDEV_CON_ID("bus_clk", &div4_clks[DIV4_B]), 135 CLKDEV_CON_ID("shyway_clk", &div4_clks[DIV4_SH]), 136 CLKDEV_CON_ID("cpu_clk", &div4_clks[DIV4_I]), 146 CLKDEV_CON_ID("ssi3_fck", &mstp_clks[MSTP023]), 147 CLKDEV_CON_ID("ssi2_fck", &mstp_clks[MSTP022]), [all …]
|
H A D | clock-sh7724.c | 261 CLKDEV_CON_ID("rclk", &r_clk), 262 CLKDEV_CON_ID("extal", &extal_clk), 263 CLKDEV_CON_ID("fll_clk", &fll_clk), 264 CLKDEV_CON_ID("pll_clk", &pll_clk), 265 CLKDEV_CON_ID("div3_clk", &div3_clk), 268 CLKDEV_CON_ID("cpu_clk", &div4_clks[DIV4_I]), 269 CLKDEV_CON_ID("shyway_clk", &div4_clks[DIV4_SH]), 270 CLKDEV_CON_ID("bus_clk", &div4_clks[DIV4_B]), 271 CLKDEV_CON_ID("peripheral_clk", &div4_clks[DIV4_P]), 272 CLKDEV_CON_ID("vpu_clk", &div4_clks[DIV4_M1]), [all …]
|
H A D | clock-sh7785.c | 118 CLKDEV_CON_ID("extal", &extal_clk), 119 CLKDEV_CON_ID("pll_clk", &pll_clk), 122 CLKDEV_CON_ID("peripheral_clk", &div4_clks[DIV4_P]), 123 CLKDEV_CON_ID("du_clk", &div4_clks[DIV4_DU]), 124 CLKDEV_CON_ID("ga_clk", &div4_clks[DIV4_GA]), 125 CLKDEV_CON_ID("ddr_clk", &div4_clks[DIV4_DDR]), 126 CLKDEV_CON_ID("bus_clk", &div4_clks[DIV4_B]), 127 CLKDEV_CON_ID("shyway_clk", &div4_clks[DIV4_SH]), 128 CLKDEV_CON_ID("umem_clk", &div4_clks[DIV4_U]), 129 CLKDEV_CON_ID("cpu_clk", &div4_clks[DIV4_I]), [all …]
|
H A D | clock-sh7722.c | 171 CLKDEV_CON_ID("rclk", &r_clk), 172 CLKDEV_CON_ID("extal", &extal_clk), 173 CLKDEV_CON_ID("dll_clk", &dll_clk), 174 CLKDEV_CON_ID("pll_clk", &pll_clk), 177 CLKDEV_CON_ID("cpu_clk", &div4_clks[DIV4_I]), 178 CLKDEV_CON_ID("umem_clk", &div4_clks[DIV4_U]), 179 CLKDEV_CON_ID("shyway_clk", &div4_clks[DIV4_SH]), 180 CLKDEV_CON_ID("bus_clk", &div4_clks[DIV4_B]), 181 CLKDEV_CON_ID("b3_clk", &div4_clks[DIV4_B3]), 182 CLKDEV_CON_ID("peripheral_clk", &div4_clks[DIV4_P]), [all …]
|
H A D | clock-sh7757.c | 104 CLKDEV_CON_ID("extal", &extal_clk), 105 CLKDEV_CON_ID("pll_clk", &pll_clk), 108 CLKDEV_CON_ID("peripheral_clk", &div4_clks[DIV4_P]), 109 CLKDEV_CON_ID("shyway_clk", &div4_clks[DIV4_SH]), 110 CLKDEV_CON_ID("cpu_clk", &div4_clks[DIV4_I]), 114 CLKDEV_CON_ID("riic0", &mstp_clks[MSTP000]), 115 CLKDEV_CON_ID("riic1", &mstp_clks[MSTP000]), 116 CLKDEV_CON_ID("riic2", &mstp_clks[MSTP000]), 117 CLKDEV_CON_ID("riic3", &mstp_clks[MSTP000]), 118 CLKDEV_CON_ID("riic4", &mstp_clks[MSTP000]), [all …]
|
H A D | clock-shx3.c | 102 CLKDEV_CON_ID("extal", &extal_clk), 103 CLKDEV_CON_ID("pll_clk", &pll_clk), 106 CLKDEV_CON_ID("peripheral_clk", &div4_clks[DIV4_P]), 107 CLKDEV_CON_ID("shywaya_clk", &div4_clks[DIV4_SHA]), 108 CLKDEV_CON_ID("ddr_clk", &div4_clks[DIV4_DDR]), 109 CLKDEV_CON_ID("bus_clk", &div4_clks[DIV4_B]), 110 CLKDEV_CON_ID("shyway_clk", &div4_clks[DIV4_SH]), 111 CLKDEV_CON_ID("cpu_clk", &div4_clks[DIV4_I]), 119 CLKDEV_CON_ID("h8ex_fck", &mstp_clks[MSTP003]), 120 CLKDEV_CON_ID("csm_fck", &mstp_clks[MSTP002]), [all …]
|
H A D | clock-sh7763.c | 93 CLKDEV_CON_ID("shyway_clk", &sh7763_shyway_clk),
|
H A D | clock-sh7780.c | 99 CLKDEV_CON_ID("shyway_clk", &sh7780_shyway_clk),
|
/linux/arch/sh/kernel/cpu/sh2a/ |
H A D | clock-sh7264.c | 106 CLKDEV_CON_ID("rclk", &r_clk), 107 CLKDEV_CON_ID("extal", &extal_clk), 108 CLKDEV_CON_ID("pll_clk", &pll_clk), 111 CLKDEV_CON_ID("cpu_clk", &div4_clks[DIV4_I]), 112 CLKDEV_CON_ID("peripheral_clk", &div4_clks[DIV4_P]), 123 CLKDEV_CON_ID("vdc3", &mstp_clks[MSTP74]), 125 CLKDEV_CON_ID("usb0", &mstp_clks[MSTP60]), 127 CLKDEV_CON_ID("sdhi0", &mstp_clks[MSTP34]), 128 CLKDEV_CON_ID("sdhi1", &mstp_clks[MSTP33]), 129 CLKDEV_CON_ID("adc0", &mstp_clks[MSTP32]), [all …]
|
H A D | clock-sh7269.c | 140 CLKDEV_CON_ID("rclk", &r_clk), 141 CLKDEV_CON_ID("extal", &extal_clk), 142 CLKDEV_CON_ID("pll_clk", &pll_clk), 143 CLKDEV_CON_ID("peripheral_clk", &peripheral1_clk), 146 CLKDEV_CON_ID("cpu_clk", &div4_clks[DIV4_I]), 147 CLKDEV_CON_ID("bus_clk", &div4_clks[DIV4_B]), 159 CLKDEV_CON_ID("usb0", &mstp_clks[MSTP60]), 161 CLKDEV_CON_ID("adc0", &mstp_clks[MSTP32]), 162 CLKDEV_CON_ID("rtc0", &mstp_clks[MSTP30]),
|
/linux/arch/sh/kernel/cpu/ |
H A D | clock-cpg.c | 41 CLKDEV_CON_ID("master_clk", &master_clk), 42 CLKDEV_CON_ID("peripheral_clk", &peripheral_clk), 43 CLKDEV_CON_ID("bus_clk", &bus_clk), 44 CLKDEV_CON_ID("cpu_clk", &cpu_clk),
|
/linux/include/linux/ |
H A D | sh_clk.h | 200 #define CLKDEV_CON_ID(_id, _clk) { .con_id = _id, .clk = _clk } macro
|
/linux/arch/sh/boards/mach-highlander/ |
H A D | setup.c | 337 CLKDEV_CON_ID("ivdr_clk", &ivdr_clk),
|