/linux/drivers/net/dsa/ |
H A D | mv88e6060.h | 17 #define PORT_STATUS_PAUSE_EN BIT(15) 18 #define PORT_STATUS_MY_PAUSE BIT(14) 20 #define PORT_STATUS_RESOLVED BIT(13) 21 #define PORT_STATUS_LINK BIT(12) 22 #define PORT_STATUS_PORTMODE BIT(11) 23 #define PORT_STATUS_PHYMODE BIT(10) 24 #define PORT_STATUS_DUPLEX BIT(9) 25 #define PORT_STATUS_SPEED BIT(8) 32 #define PORT_CONTROL_FORCE_FLOW_CTRL BIT(15) 33 #define PORT_CONTROL_TRAILER BIT(14) [all …]
|
/linux/drivers/pmdomain/mediatek/ |
H A D | mt8195-pm-domains.h | 20 .sta_mask = BIT(11), 25 .sram_pdn_ack_bits = GENMASK(12, 12), 41 .sta_mask = BIT(12), 46 .sram_pdn_ack_bits = GENMASK(12, 12), 62 .sta_mask = BIT(13), 70 .sta_mask = BIT(14), 78 .sta_mask = BIT(18), 86 .sta_mask = BIT(3), 91 .sram_pdn_ack_bits = GENMASK(12, 12), 96 .sta_mask = BIT(10), [all …]
|
H A D | mt8188-pm-domains.h | 20 .sta_mask = BIT(1), 24 .sram_pdn_bits = BIT(8), 25 .sram_pdn_ack_bits = BIT(12), 30 .sta_mask = BIT(2), 34 .sram_pdn_bits = BIT(8), 35 .sram_pdn_ack_bits = BIT(12), 72 .sta_mask = BIT(3), 76 .sram_pdn_bits = BIT(8), 77 .sram_pdn_ack_bits = BIT(12), 82 .sta_mask = BIT(4), [all …]
|
H A D | mt8192-pm-domains.h | 16 .sta_mask = BIT(21), 21 .sram_pdn_ack_bits = GENMASK(12, 12), 59 .sta_mask = BIT(2), 64 .sram_pdn_ack_bits = GENMASK(12, 12), 69 .sta_mask = BIT(3), 74 .sram_pdn_ack_bits = GENMASK(12, 12), 101 .sta_mask = BIT(4), 106 .sram_pdn_ack_bits = GENMASK(12, 12), 110 .sta_mask = BIT(5), 115 .sram_pdn_ack_bits = GENMASK(12, 12), [all …]
|
H A D | mt8186-pm-domains.h | 20 .sta_mask = BIT(2), 24 .sram_pdn_bits = BIT(8), 25 .sram_pdn_ack_bits = BIT(12), 30 .sta_mask = BIT(3), 34 .sram_pdn_bits = BIT(8), 35 .sram_pdn_ack_bits = BIT(12), 62 .sta_mask = BIT(4), 66 .sram_pdn_bits = BIT(8), 67 .sram_pdn_ack_bits = BIT(12), 72 .sta_mask = BIT(5), [all …]
|
/linux/drivers/gpu/drm/mediatek/ |
H A D | mtk_dp_reg.h | 11 #define MTK_DP_HPD_DISCONNECT BIT(1) 12 #define MTK_DP_HPD_CONNECT BIT(2) 13 #define MTK_DP_HPD_INTERRUPT BIT(3) 21 #define DA_XTP_GLB_CKDET_EN_FORCE_VAL BIT(15) 22 #define DA_XTP_GLB_CKDET_EN_FORCE_EN BIT(14) 23 #define DA_CKM_INTCKTX_EN_FORCE_VAL BIT(13) 24 #define DA_CKM_INTCKTX_EN_FORCE_EN BIT(12) 25 #define DA_CKM_CKTX0_EN_FORCE_VAL BIT(11) 26 #define DA_CKM_CKTX0_EN_FORCE_EN BIT(10) 27 #define DA_CKM_XTAL_CK_FORCE_VAL BIT(9) [all …]
|
/linux/include/soc/mscc/ |
H A D | ocelot_dev.h | 11 #define DEV_CLOCK_CFG_MAC_TX_RST BIT(7) 12 #define DEV_CLOCK_CFG_MAC_RX_RST BIT(6) 13 #define DEV_CLOCK_CFG_PCS_TX_RST BIT(5) 14 #define DEV_CLOCK_CFG_PCS_RX_RST BIT(4) 15 #define DEV_CLOCK_CFG_PORT_RST BIT(3) 16 #define DEV_CLOCK_CFG_PHY_RST BIT(2) 20 #define DEV_PORT_MISC_FWD_ERROR_ENA BIT(4) 21 #define DEV_PORT_MISC_FWD_PAUSE_ENA BIT(3) 22 #define DEV_PORT_MISC_FWD_CTRL_ENA BIT(2) 23 #define DEV_PORT_MISC_DEV_LOOP_ENA BIT(1) [all …]
|
H A D | ocelot_hsio.h | 85 #define HSIO_PLL5G_CFG0_ENA_ROT BIT(31) 86 #define HSIO_PLL5G_CFG0_ENA_LANE BIT(30) 87 #define HSIO_PLL5G_CFG0_ENA_CLKTREE BIT(29) 88 #define HSIO_PLL5G_CFG0_DIV4 BIT(28) 89 #define HSIO_PLL5G_CFG0_ENA_LOCK_FINE BIT(27) 99 #define HSIO_PLL5G_CFG0_ENA_VCO_CONTRH BIT(15) 100 #define HSIO_PLL5G_CFG0_ENA_CP1 BIT(14) 101 #define HSIO_PLL5G_CFG0_ENA_VCO_BUF BIT(13) 102 #define HSIO_PLL5G_CFG0_ENA_BIAS BIT(12) 109 #define HSIO_PLL5G_CFG1_ENA_DIRECT BIT(18) [all …]
|
H A D | ocelot_ana.h | 11 #define ANA_ANAGEFIL_B_DOM_EN BIT(22) 12 #define ANA_ANAGEFIL_B_DOM_VAL BIT(21) 13 #define ANA_ANAGEFIL_AGE_LOCKED BIT(20) 14 #define ANA_ANAGEFIL_PID_EN BIT(19) 18 #define ANA_ANAGEFIL_VID_EN BIT(13) 19 #define ANA_ANAGEFIL_VID_VAL(x) ((x) & GENMASK(12, 0)) 20 #define ANA_ANAGEFIL_VID_VAL_M GENMASK(12, 0) 27 #define ANA_STORMLIMIT_CFG_STORM_UNIT BIT(2) 31 #define ANA_AUTOAGE_AGE_FAST BIT(21) 35 #define ANA_AUTOAGE_AUTOAGE_LOCKED BIT(0) [all …]
|
/linux/sound/soc/codecs/ |
H A D | mt6357.h | 14 /* Reg bit defines */ 16 #define MT6357_GPIO8_DIR_MASK BIT(8) 18 #define MT6357_GPIO8_DIR_OUTPUT BIT(8) 19 #define MT6357_GPIO9_DIR_MASK BIT(9) 21 #define MT6357_GPIO9_DIR_OUTPUT BIT(9) 22 #define MT6357_GPIO10_DIR_MASK BIT(10) 24 #define MT6357_GPIO10_DIR_OUTPUT BIT(10) 25 #define MT6357_GPIO11_DIR_MASK BIT(11) 27 #define MT6357_GPIO11_DIR_OUTPUT BIT(11) 28 #define MT6357_GPIO12_DIR_MASK BIT(12) [all …]
|
/linux/drivers/staging/sm750fb/ |
H A D | ddk750_reg.h | 7 #define DE_STATE1_DE_ABORT BIT(0) 10 #define DE_STATE2_DE_FIFO_EMPTY BIT(3) 11 #define DE_STATE2_DE_STATUS_BUSY BIT(2) 12 #define DE_STATE2_DE_MEM_FIFO_EMPTY BIT(1) 20 #define SYSTEM_CTRL_PCI_BURST BIT(29) 21 #define SYSTEM_CTRL_PCI_MASTER BIT(25) 22 #define SYSTEM_CTRL_LATENCY_TIMER_OFF BIT(24) 23 #define SYSTEM_CTRL_DE_FIFO_EMPTY BIT(23) 24 #define SYSTEM_CTRL_DE_STATUS_BUSY BIT(22) 25 #define SYSTEM_CTRL_DE_MEM_FIFO_EMPTY BIT(21) [all …]
|
/linux/sound/firewire/bebob/ |
H A D | bebob_command.c | 16 buf = kzalloc(12, GFP_KERNEL); in avc_audio_set_selector() 30 err = fcp_avc_transaction(unit, buf, 12, buf, 12, in avc_audio_set_selector() 31 BIT(1) | BIT(2) | BIT(3) | BIT(4) | BIT(5) | in avc_audio_set_selector() 32 BIT(6) | BIT(7) | BIT(8)); in avc_audio_set_selector() 54 buf = kzalloc(12, GFP_KERNEL); in avc_audio_get_selector() 68 err = fcp_avc_transaction(unit, buf, 12, buf, 12, in avc_audio_get_selector() 69 BIT(1) | BIT(2) | BIT(3) | BIT(4) | BIT(5) | in avc_audio_get_selector() 70 BIT(6) | BIT(8)); in avc_audio_get_selector() 116 buf = kzalloc(12, GFP_KERNEL); in avc_bridgeco_get_plug_type() 123 err = fcp_avc_transaction(unit, buf, 12, buf, 12, in avc_bridgeco_get_plug_type() [all …]
|
/linux/sound/soc/mediatek/mt8186/ |
H A D | mt8186-reg.h | 12 /* reg bit enum */ 26 #define RESERVED_MASK_SFT BIT(31) 28 #define AHB_IDLE_EN_INT_MASK_SFT BIT(30) 30 #define AHB_IDLE_EN_EXT_MASK_SFT BIT(29) 32 #define PDN_NLE_MASK_SFT BIT(28) 34 #define PDN_TML_MASK_SFT BIT(27) 36 #define PDN_DAC_PREDIS_MASK_SFT BIT(26) 38 #define PDN_DAC_MASK_SFT BIT(25) 40 #define PDN_ADC_MASK_SFT BIT(24) 42 #define PDN_TDM_CK_MASK_SFT BIT(20) [all …]
|
/linux/tools/arch/arm64/include/asm/ |
H A D | sysreg.h | 23 * [15-12] : CRn 31 #define CRn_shift 12 149 #define OSLSR_EL1_OSLM_MASK (BIT(3) | BIT(0)) 151 #define OSLSR_EL1_OSLM_IMPLEMENTED BIT(3) 152 #define OSLSR_EL1_OSLK BIT(1) 212 #define SYS_PAR_EL1_F BIT(0) 246 #define SYS_VBAR_EL1 sys_reg(3, 0, 12, 0, 0) 247 #define SYS_DISR_EL1 sys_reg(3, 0, 12, 1, 1) 249 #define SYS_ICC_IAR0_EL1 sys_reg(3, 0, 12, 8, 0) 250 #define SYS_ICC_EOIR0_EL1 sys_reg(3, 0, 12, 8, 1) [all …]
|
/linux/drivers/iio/imu/bmi323/ |
H A D | bmi323.h | 25 #define BMI323_STATUS_POR_MSK BIT(0) 36 #define BMI323_STATUS_NOMOTION_MSK BIT(0) 37 #define BMI323_STATUS_MOTION_MSK BIT(1) 38 #define BMI323_STATUS_STP_WTR_MSK BIT(5) 39 #define BMI323_STATUS_TAP_MSK BIT(8) 40 #define BMI323_STATUS_ERROR_MSK BIT(10) 41 #define BMI323_STATUS_TMP_DRDY_MSK BIT(11) 42 #define BMI323_STATUS_GYR_DRDY_MSK BIT(12) 43 #define BMI323_STATUS_ACC_DRDY_MSK BIT(13) 44 #define BMI323_STATUS_ACC_GYR_DRDY_MSK GENMASK(13, 12) [all …]
|
/linux/drivers/net/wireless/realtek/rtw88/ |
H A D | rtw8821c.c | 74 hal->pkg_type = map->rfe_option & BIT(5) ? 1 : 0; in rtw8821c_read_efuse() 191 rtw_write32_mask(rtwdev, REG_CCK0_FAREPORT, BIT(18) | BIT(22), 0); in rtw8821c_phy_set_param() 228 rtw_write8_set(rtwdev, REG_INIRTS_RATE_SEL, BIT(5)); in rtw8821c_mac_init() 258 rtw_write8_set(rtwdev, REG_WMAC_TRXPTCL_CTL_H, BIT(1)); in rtw8821c_mac_init() 272 ldo_pwr = enable ? ldo_pwr | BIT(7) : ldo_pwr & ~BIT(7); in rtw8821c_cfg_ldo25() 348 rtw_write_rf(rtwdev, RF_PATH_A, RF_LUTDBG, BIT(6), 0x1); in rtw8821c_set_channel_rf() 352 rtw_write_rf(rtwdev, RF_PATH_A, RF_LUTDBG, BIT(6), 0x0); in rtw8821c_set_channel_rf() 357 rtw_write_rf(rtwdev, RF_PATH_A, RF_XTALX2, BIT(19), 0); in rtw8821c_set_channel_rf() 358 rtw_write_rf(rtwdev, RF_PATH_A, RF_XTALX2, BIT(19), 1); in rtw8821c_set_channel_rf() 365 rtw_write32_mask(rtwdev, REG_ACBB0, BIT(29) | BIT(28), 0x2); in rtw8821c_set_channel_rxdfir() [all …]
|
/linux/drivers/net/wireless/realtek/rtw89/ |
H A D | reg.h | 9 #define B_AX_AUTOLOAD_SUS BIT(5) 13 #define B_AX_PWC_EV2EF_B15 BIT(15) 14 #define B_AX_PWC_EV2EF_B14 BIT(14) 15 #define B_AX_ISO_EB2CORE BIT(8) 18 #define B_AX_FEN_BB_GLB_RSTN BIT(1) 19 #define B_AX_FEN_BBRSTB BIT(0) 22 #define B_AX_SOP_ASWRM BIT(31) 23 #define B_AX_SOP_PWMM_DSWR BIT(29) 24 #define B_AX_XTAL_OFF_A_DIE BIT(22) 25 #define B_AX_DIS_WLBT_PDNSUSEN_SOPC BIT(18) [all …]
|
H A D | txrx.h | 71 #define RTW89_TXWD_BODY0_MORE_DATA BIT(23) 72 #define RTW89_TXWD_BODY0_WD_INFO_EN BIT(22) 73 #define RTW89_TXWD_BODY0_FW_DL BIT(20) 76 #define RTW89_TXWD_BODY0_WD_PAGE BIT(7) 77 #define RTW89_TXWD_BODY0_HW_AMSDU BIT(5) 89 #define RTW89_TXWD_BODY2_TID_INDICATE BIT(23) 94 #define RTW89_TXWD_BODY3_BK BIT(13) 95 #define RTW89_TXWD_BODY3_AGG_EN BIT(12) 111 #define RTW89_TXWD_BODY7_USE_RATE_V1 BIT(31) 117 #define RTW89_TXWD_INFO0_USE_RATE BIT(30) [all …]
|
/linux/Documentation/devicetree/bindings/media/i2c/ |
H A D | tda1997x.txt | 6 - RGB 8bit per color (24 bits total): R[11:4] B[11:4] G[11:4] 7 - YUV444 8bit per color (24 bits total): Y[11:4] Cr[11:4] Cb[11:4] 8 - YUV422 semi-planar 8bit per component (16 bits total): Y[11:4] CbCr[11:4] 9 - YUV422 semi-planar 10bit per component (20 bits total): Y[11:2] CbCr[11:2] 10 - YUV422 semi-planar 12bit per component (24 bits total): - Y[11:0] CbCr[11:0] 11 - YUV422 BT656 8bit per component (8 bits total): YCbCr[11:4] (2-cycles) 12 - YUV422 BT656 10bit per component (10 bits total): YCbCr[11:2] (2-cycles) 13 - YUV422 BT656 12bit per component (12 bits total): YCbCr[11:0] (2-cycles) 16 - RGB 12bit per color (36 bits total): R[11:0] B[11:0] G[11:0] 17 - YUV444 12bit per color (36 bits total): Y[11:0] Cb[11:0] Cr[11:0] [all …]
|
/linux/drivers/gpu/drm/tve200/ |
H A D | tve200_drm.h | 36 #define TVE200_INT_BUS_ERR BIT(7) 37 #define TVE200_INT_V_STATUS BIT(6) /* vertical blank */ 38 #define TVE200_INT_V_NEXT_FRAME BIT(5) 39 #define TVE200_INT_U_NEXT_FRAME BIT(4) 40 #define TVE200_INT_Y_NEXT_FRAME BIT(3) 41 #define TVE200_INT_V_FIFO_UNDERRUN BIT(2) 42 #define TVE200_INT_U_FIFO_UNDERRUN BIT(1) 43 #define TVE200_INT_Y_FIFO_UNDERRUN BIT(0) 49 #define TVE200_CTRL_YUV420 BIT(31) 50 #define TVE200_CTRL_CSMODE BIT(30) [all …]
|
/linux/drivers/comedi/drivers/ |
H A D | ni_stc.h | 25 #define NISTC_INTA_ACK_G0_GATE BIT(15) 26 #define NISTC_INTA_ACK_G0_TC BIT(14) 27 #define NISTC_INTA_ACK_AI_ERR BIT(13) 28 #define NISTC_INTA_ACK_AI_STOP BIT(12) 29 #define NISTC_INTA_ACK_AI_START BIT(11) 30 #define NISTC_INTA_ACK_AI_START2 BIT(10) 31 #define NISTC_INTA_ACK_AI_START1 BIT(9) 32 #define NISTC_INTA_ACK_AI_SC_TC BIT(8) 33 #define NISTC_INTA_ACK_AI_SC_TC_ERR BIT(7) 34 #define NISTC_INTA_ACK_G0_TC_ERR BIT(6) [all …]
|
/linux/include/linux/mfd/ |
H A D | wl1273-core.h | 28 #define WL1273_MOST_MODE_SET 12 125 #define WL1273_MODE_RX BIT(0) 126 #define WL1273_MODE_TX BIT(1) 127 #define WL1273_MODE_OFF BIT(2) 128 #define WL1273_MODE_SUSPENDED BIT(3) 130 #define WL1273_RADIO_CHILD BIT(0) 131 #define WL1273_CODEC_CHILD BIT(1) 145 #define WL1273_AUDIO_ENABLE_I2S BIT(0) 146 #define WL1273_AUDIO_ENABLE_ANALOG BIT(1) 189 #define WL1273_IS2_RATE_48K (0x0 << 12) [all …]
|
/linux/drivers/net/wireless/mediatek/mt76/mt7603/ |
H A D | mac.h | 10 #define MT_RXD0_NORMAL_IP_SUM BIT(23) 11 #define MT_RXD0_NORMAL_UDP_TCP_SUM BIT(24) 12 #define MT_RXD0_NORMAL_GROUP_1 BIT(25) 13 #define MT_RXD0_NORMAL_GROUP_2 BIT(26) 14 #define MT_RXD0_NORMAL_GROUP_3 BIT(27) 15 #define MT_RXD0_NORMAL_GROUP_4 BIT(28) 29 #define MT_RXD1_NORMAL_HDR_TRANS BIT(23) 30 #define MT_RXD1_NORMAL_HDR_OFFSET BIT(22) 34 #define MT_RXD1_NORMAL_BEACON_UC BIT(5) 35 #define MT_RXD1_NORMAL_BEACON_MC BIT(4) [all …]
|
/linux/drivers/gpu/drm/vc4/ |
H A D | vc4_regs.h | 35 # define V3D_IDENT1_TUPS_MASK VC4_MASK(15, 12) 36 # define V3D_IDENT1_TUPS_SHIFT 12 47 # define V3D_L2CACTL_L2CCLR BIT(2) 48 # define V3D_L2CACTL_L2CDIS BIT(1) 49 # define V3D_L2CACTL_L2CENA BIT(0) 64 # define V3D_INT_SPILLUSE BIT(3) 65 # define V3D_INT_OUTOMEM BIT(2) 66 # define V3D_INT_FLDONE BIT(1) 67 # define V3D_INT_FRDONE BIT(0) 72 # define V3D_CTRSTA BIT(15) [all …]
|
/linux/sound/soc/mediatek/mt7986/ |
H A D | mt7986-reg.h | 75 #define CLK_OUT5_PDN BIT(14) 76 #define CLK_OUT5_PDN_MASK BIT(14) 77 #define CLK_IN5_PDN BIT(7) 78 #define CLK_IN5_PDN_MASK BIT(7) 81 #define PDN_APLL_TUNER2 BIT(12) 82 #define PDN_APLL_TUNER2_MASK BIT(12) 85 #define AUD_APLL2_EN BIT(3) 86 #define AUD_APLL2_EN_MASK BIT(3) 87 #define AUD_26M_EN BIT(0) 88 #define AUD_26M_EN_MASK BIT(0) [all …]
|