/linux/include/misc/ |
H A D | ocxl-config.h | 13 #define OCXL_EXT_CAP_ID_DVSEC 0x23 15 #define OCXL_DVSEC_VENDOR_OFFSET 0x4 16 #define OCXL_DVSEC_ID_OFFSET 0x8 17 #define OCXL_DVSEC_TL_ID 0xF000 18 #define OCXL_DVSEC_TL_BACKOFF_TIMERS 0x10 19 #define OCXL_DVSEC_TL_RECV_CAP 0x18 20 #define OCXL_DVSEC_TL_SEND_CAP 0x20 21 #define OCXL_DVSEC_TL_RECV_RATE 0x30 22 #define OCXL_DVSEC_TL_SEND_RATE 0x50 23 #define OCXL_DVSEC_FUNC_ID 0xF001 [all …]
|
/linux/sound/soc/codecs/ |
H A D | wm2000.h | 9 #define WM2000_REG_SYS_START 0x8000 10 #define WM2000_REG_ANC_GAIN_CTRL 0x8fa2 11 #define WM2000_REG_MSE_TH2 0x8fdf 12 #define WM2000_REG_MSE_TH1 0x8fe0 13 #define WM2000_REG_SPEECH_CLARITY 0x8fef 14 #define WM2000_REG_SYS_WATCHDOG 0x8ff6 15 #define WM2000_REG_ANA_VMID_PD_TIME 0x8ff7 16 #define WM2000_REG_ANA_VMID_PU_TIME 0x8ff8 17 #define WM2000_REG_CAT_FLTR_INDX 0x8ff9 18 #define WM2000_REG_CAT_GAIN_0 0x8ffa [all …]
|
/linux/drivers/gpu/drm/ast/ |
H A D | ast_drv.c | 75 #define PCI_VENDOR_ASPEED 0x1a03 79 .class_mask = 0xff0000, \ 89 {0, 0, 0}, 116 __ast_write8_i(ioregs, AST_IO_VGACRI, 0xa1, AST_IO_VGACRA1_MMIO_ENABLED); in ast_enable_mmio_release() 123 __ast_write8_i(ioregs, AST_IO_VGACRI, 0xa1, in ast_enable_mmio() 132 __ast_write8_i(ioregs, AST_IO_VGACRI, 0x80, AST_IO_VGACR80_PASSWORD); in ast_open_key() 143 uint32_t scu_rev = 0xffffffff; in ast_detect_chip() 159 * The BMC will set SCU 0x40 D[12] to 1 if the P2 bridge in ast_detect_chip() 163 vgacrd0 = __ast_read8_i(ioregs, AST_IO_VGACRI, 0xd0); in ast_detect_chip() 164 vgacrd1 = __ast_read8_i(ioregs, AST_IO_VGACRI, 0xd1); in ast_detect_chip() [all …]
|
H A D | ast_dp501.c | 39 sendack = ast_get_index_reg_mask(ast, AST_IO_VGACRI, 0x9b, 0xff); in send_ack() 40 sendack |= 0x80; in send_ack() 41 ast_set_index_reg_mask(ast, AST_IO_VGACRI, 0x9b, 0x00, sendack); in send_ack() 47 sendack = ast_get_index_reg_mask(ast, AST_IO_VGACRI, 0x9b, 0xff); in send_nack() 48 sendack &= ~0x80; in send_nack() 49 ast_set_index_reg_mask(ast, AST_IO_VGACRI, 0x9b, 0x00, sendack); in send_nack() 55 u32 retry = 0; in wait_ack() 57 waitack = ast_get_index_reg_mask(ast, AST_IO_VGACRI, 0xd2, 0xff); in wait_ack() 58 waitack &= 0x80; in wait_ack() 71 u32 retry = 0; in wait_nack() [all …]
|
H A D | ast_post.c | 40 static const u8 extreginfo[] = { 0x0f, 0x04, 0x1c, 0xff }; 41 static const u8 extreginfo_ast2300[] = { 0x0f, 0x04, 0x1f, 0xff }; 49 for (i = 0x81; i <= 0x9f; i++) in ast_set_def_ext_reg() 50 ast_set_index_reg(ast, AST_IO_VGACRI, i, 0x00); in ast_set_def_ext_reg() 57 index = 0xa0; in ast_set_def_ext_reg() 58 while (*ext_reg_info != 0xff) { in ast_set_def_ext_reg() 59 ast_set_index_reg_mask(ast, AST_IO_VGACRI, index, 0x00, *ext_reg_info); in ast_set_def_ext_reg() 65 /* ast_set_index_reg-mask(ast, AST_IO_VGACRI, 0xa1, 0xff, 0x3); */ in ast_set_def_ext_reg() 68 ast_set_index_reg_mask(ast, AST_IO_VGACRI, 0x8c, 0x00, 0x01); in ast_set_def_ext_reg() 69 ast_set_index_reg_mask(ast, AST_IO_VGACRI, 0xb7, 0x00, 0x00); in ast_set_def_ext_reg() [all …]
|
H A D | ast_main.c | 49 jreg = ast_get_index_reg_mask(ast, AST_IO_VGACRI, 0xd0, 0xff); in ast_detect_widescreen() 50 if (!(jreg & 0x80)) in ast_detect_widescreen() 52 else if (jreg & 0x01) in ast_detect_widescreen() 88 vgacrd1 = ast_get_index_reg_mask(ast, AST_IO_VGACRI, 0xd1, AST_IO_VGACRD1_TX_TYPE_MASK); in ast_detect_tx_chip() 90 "ITE IT66121 detected, 0x%x, Gen%lu\n", vgacrd1, AST_GEN(ast)); in ast_detect_tx_chip() 92 "Chrontel CH7003 detected, 0x%x, Gen%lu\n", vgacrd1, AST_GEN(ast)); in ast_detect_tx_chip() 94 "Analogix ANX9807 detected, 0x%x, Gen%lu\n", vgacrd1, AST_GEN(ast)); in ast_detect_tx_chip() 108 jreg = ast_get_index_reg_mask(ast, AST_IO_VGACRI, 0xa3, 0xff); in ast_detect_tx_chip() 109 if (jreg & 0x80) in ast_detect_tx_chip() 119 jreg = ast_get_index_reg_mask(ast, AST_IO_VGACRI, 0xd1, in ast_detect_tx_chip() [all …]
|
/linux/drivers/dma/ti/ |
H A D | k3-psil-am654.c | 54 PSIL_SA2UL(0x4000, 0), 55 PSIL_SA2UL(0x4001, 0), 56 PSIL_SA2UL(0x4002, 0), 57 PSIL_SA2UL(0x4003, 0), 59 PSIL_ETHERNET(0x4100), 60 PSIL_ETHERNET(0x4101), 61 PSIL_ETHERNET(0x4102), 62 PSIL_ETHERNET(0x4103), 64 PSIL_ETHERNET(0x4200), 65 PSIL_ETHERNET(0x4201), [all …]
|
H A D | k3-psil-j7200.c | 64 PSIL_PDMA_MCASP(0x4400), 65 PSIL_PDMA_MCASP(0x4401), 66 PSIL_PDMA_MCASP(0x4402), 68 PSIL_PDMA_XY_PKT(0x4600), 69 PSIL_PDMA_XY_PKT(0x4601), 70 PSIL_PDMA_XY_PKT(0x4602), 71 PSIL_PDMA_XY_PKT(0x4603), 72 PSIL_PDMA_XY_PKT(0x4604), 73 PSIL_PDMA_XY_PKT(0x4605), 74 PSIL_PDMA_XY_PKT(0x4606), [all …]
|
H A D | k3-psil-j721s2.c | 71 PSIL_PDMA_MCASP(0x4400), 72 PSIL_PDMA_MCASP(0x4401), 73 PSIL_PDMA_MCASP(0x4402), 74 PSIL_PDMA_MCASP(0x4403), 75 PSIL_PDMA_MCASP(0x4404), 77 PSIL_PDMA_XY_PKT(0x4600), 78 PSIL_PDMA_XY_PKT(0x4601), 79 PSIL_PDMA_XY_PKT(0x4602), 80 PSIL_PDMA_XY_PKT(0x4603), 81 PSIL_PDMA_XY_PKT(0x4604), [all …]
|
H A D | k3-psil-j784s4.c | 71 PSIL_PDMA_MCASP(0x4400), 72 PSIL_PDMA_MCASP(0x4401), 73 PSIL_PDMA_MCASP(0x4402), 74 PSIL_PDMA_MCASP(0x4403), 75 PSIL_PDMA_MCASP(0x4404), 77 PSIL_PDMA_XY_PKT(0x4600), 78 PSIL_PDMA_XY_PKT(0x4601), 79 PSIL_PDMA_XY_PKT(0x4602), 80 PSIL_PDMA_XY_PKT(0x4603), 81 PSIL_PDMA_XY_PKT(0x4604), [all …]
|
H A D | k3-psil-j721e.c | 72 PSIL_SA2UL(0x4000, 0), 73 PSIL_SA2UL(0x4001, 0), 74 PSIL_SA2UL(0x4002, 0), 75 PSIL_SA2UL(0x4003, 0), 77 PSIL_ETHERNET(0x4100), 78 PSIL_ETHERNET(0x4101), 79 PSIL_ETHERNET(0x4102), 80 PSIL_ETHERNET(0x4103), 82 PSIL_ETHERNET(0x4200), 83 PSIL_ETHERNET(0x4201), [all …]
|
/linux/arch/arm/mach-s5pv210/ |
H A D | regs-clock.h | 12 #define S3C_ADDR_BASE 0xF6000000 14 #define S3C_VA_SYS S3C_ADDR(0x00100000) 18 #define S5P_APLL_LOCK S5P_CLKREG(0x00) 19 #define S5P_MPLL_LOCK S5P_CLKREG(0x08) 20 #define S5P_EPLL_LOCK S5P_CLKREG(0x10) 21 #define S5P_VPLL_LOCK S5P_CLKREG(0x20) 23 #define S5P_APLL_CON S5P_CLKREG(0x100) 24 #define S5P_MPLL_CON S5P_CLKREG(0x108) 25 #define S5P_EPLL_CON S5P_CLKREG(0x110) 26 #define S5P_EPLL_CON1 S5P_CLKREG(0x114) [all …]
|
/linux/sound/soc/intel/catpt/ |
H A D | registers.h | 22 #define CATPT_SHIM_CS1 0x00 23 #define CATPT_SHIM_ISC 0x18 24 #define CATPT_SHIM_ISD 0x20 25 #define CATPT_SHIM_IMC 0x28 26 #define CATPT_SHIM_IMD 0x30 27 #define CATPT_SHIM_IPCC 0x38 28 #define CATPT_SHIM_IPCD 0x40 29 #define CATPT_SHIM_CLKCTL 0x78 30 #define CATPT_SHIM_CS2 0x80 31 #define CATPT_SHIM_LTRC 0xE0 [all …]
|
/linux/include/linux/mtd/ |
H A D | onenand_regs.h | 20 #define ONENAND_BOOTRAM ONENAND_MEMORY_MAP(0x0000) 21 #define ONENAND_DATARAM ONENAND_MEMORY_MAP(0x0200) 22 #define ONENAND_SPARERAM ONENAND_MEMORY_MAP(0x8010) 27 #define ONENAND_REG_MANUFACTURER_ID ONENAND_MEMORY_MAP(0xF000) 28 #define ONENAND_REG_DEVICE_ID ONENAND_MEMORY_MAP(0xF001) 29 #define ONENAND_REG_VERSION_ID ONENAND_MEMORY_MAP(0xF002) 30 #define ONENAND_REG_DATA_BUFFER_SIZE ONENAND_MEMORY_MAP(0xF003) 31 #define ONENAND_REG_BOOT_BUFFER_SIZE ONENAND_MEMORY_MAP(0xF004) 32 #define ONENAND_REG_NUM_BUFFERS ONENAND_MEMORY_MAP(0xF005) 33 #define ONENAND_REG_TECHNOLOGY ONENAND_MEMORY_MAP(0xF006) [all …]
|
/linux/Documentation/ABI/testing/ |
H A D | sysfs-devices-platform-stratix10-rsu | 3 What: /sys/devices/platform/stratix10-rsu.0/current_image 10 What: /sys/devices/platform/stratix10-rsu.0/fail_image 17 What: /sys/devices/platform/stratix10-rsu.0/state 26 b[15:0] 27 Currently used only when major error is 0xF006 34 0xF001 bitstream error 35 0xF002 hardware access failure 36 0xF003 bitstream corruption 37 0xF004 internal error 38 0xF005 device error [all …]
|
/linux/drivers/tty/vt/ |
H A D | defkeymap.c_shipped | 10 0xf200, 0xf01b, 0xf031, 0xf032, 0xf033, 0xf034, 0xf035, 0xf036, 11 0xf037, 0xf038, 0xf039, 0xf030, 0xf02d, 0xf03d, 0xf07f, 0xf009, 12 0xfb71, 0xfb77, 0xfb65, 0xfb72, 0xfb74, 0xfb79, 0xfb75, 0xfb69, 13 0xfb6f, 0xfb70, 0xf05b, 0xf05d, 0xf201, 0xf702, 0xfb61, 0xfb73, 14 0xfb64, 0xfb66, 0xfb67, 0xfb68, 0xfb6a, 0xfb6b, 0xfb6c, 0xf03b, 15 0xf027, 0xf060, 0xf700, 0xf05c, 0xfb7a, 0xfb78, 0xfb63, 0xfb76, 16 0xfb62, 0xfb6e, 0xfb6d, 0xf02c, 0xf02e, 0xf02f, 0xf700, 0xf30c, 17 0xf703, 0xf020, 0xf207, 0xf100, 0xf101, 0xf102, 0xf103, 0xf104, 18 0xf105, 0xf106, 0xf107, 0xf108, 0xf109, 0xf208, 0xf209, 0xf307, 19 0xf308, 0xf309, 0xf30b, 0xf304, 0xf305, 0xf306, 0xf30a, 0xf301, [all …]
|
/linux/drivers/s390/char/ |
H A D | defkeymap.c | 15 0xf000, 0xf000, 0xf000, 0xf000, 0xf000, 0xf000, 0xf000, 0xf000, 16 0xf000, 0xf000, 0xf000, 0xf000, 0xf000, 0xf000, 0xf000, 0xf000, 17 0xf000, 0xf000, 0xf000, 0xf000, 0xf000, 0xf000, 0xf000, 0xf000, 18 0xf000, 0xf000, 0xf000, 0xf000, 0xf000, 0xf000, 0xf000, 0xf000, 19 0xf000, 0xf000, 0xf000, 0xf000, 0xf000, 0xf000, 0xf000, 0xf000, 20 0xf000, 0xf000, 0xf000, 0xf000, 0xf000, 0xf000, 0xf000, 0xf000, 21 0xf000, 0xf000, 0xf000, 0xf000, 0xf000, 0xf000, 0xf000, 0xf000, 22 0xf000, 0xf000, 0xf000, 0xf000, 0xf000, 0xf000, 0xf000, 0xf000, 23 0xf020, 0xf000, 0xf0e2, 0xf0e4, 0xf0e0, 0xf0e1, 0xf0e3, 0xf0e5, 24 0xf0e7, 0xf0f1, 0xf0a2, 0xf02e, 0xf03c, 0xf028, 0xf02b, 0xf07c, [all …]
|
/linux/arch/arm64/boot/dts/ti/ |
H A D | k3-am65-mcu.dtsi | 13 ranges = <0x0 0x0 0x40f00000 0x20000>; 17 reg = <0x200 0x8>; 22 reg = <0x4040 0x4>; 30 reg = <0x0 0x40f04200 0x0 0x10>; 33 pinctrl-single,function-mask = <0x00000101>; 39 reg = <0x0 0x40f04280 0x0 0x8>; 42 pinctrl-single,function-mask = <0x00000003>; 47 reg = <0x00 0x40a00000 0x00 0x100>; 56 reg = <0x00 0x41c00000 0x00 0x80000>; 57 ranges = <0x0 0x00 0x41c00000 0x80000>; [all …]
|
H A D | k3-j721e-mcu-wakeup.dtsi | 19 reg = <0x00 0x44083000 0x0 0x1000>; 44 ranges = <0x0 0x0 0x40f00000 0x20000>; 48 reg = <0x200 0x8>; 53 reg = <0x4040 0x4>; 62 ranges = <0x0 0x00 0x43000000 0x20000>; 66 reg = <0x14 0x4>; 73 /* Proxy 0 addressing */ 74 reg = <0x00 0x4301c000 0x00 0x178>; 77 pinctrl-single,function-mask = <0xffffffff>; 83 reg = <0x00 0x40f04200 0x00 0x28>; [all …]
|
H A D | k3-j721s2-mcu-wakeup.dtsi | 19 reg = <0x00 0x44083000 0x00 0x1000>; 44 ranges = <0x0 0x00 0x43000000 0x20000>; 48 reg = <0x14 0x4>; 57 reg = <0x00 0x43600000 0x00 0x10000>, 58 <0x00 0x44880000 0x00 0x20000>, 59 <0x00 0x44860000 0x00 0x20000>; 72 reg = <0x00 0x41c00000 0x00 0x100000>; 73 ranges = <0x00 0x00 0x41c00000 0x100000>; 80 /* Proxy 0 addressing */ 81 reg = <0x00 0x4301c000 0x00 0x034>; [all …]
|
/linux/drivers/clk/qcom/ |
H A D | camcc-sm4450.c | 43 { 249600000, 2020000000, 0 }, 47 { 864000000, 1056000000, 0 }, 52 .l = 0x3e, 53 .alpha = 0x8000, 54 .config_ctl_val = 0x20485699, 55 .config_ctl_hi_val = 0x00182261, 56 .config_ctl_hi1_val = 0x32aa299c, 57 .user_ctl_val = 0x00008400, 58 .user_ctl_hi_val = 0x00000805, 62 .offset = 0x0, [all …]
|
H A D | gcc-sdx55.c | 33 { 249600000, 2000000000, 0 }, 37 .offset = 0x0, 42 .enable_reg = 0x6d000, 43 .enable_mask = BIT(0), 56 { 0x0, 1 }, 57 { 0x1, 2 }, 58 { 0x3, 4 }, 59 { 0x7, 8 }, 64 .offset = 0x0, 81 .offset = 0x76000, [all …]
|
H A D | ecpricc-qdu1000.c | 46 { 249600000, 2020000000, 0 }, 51 .l = 0x24, 52 .alpha = 0x7555, 53 .config_ctl_val = 0x20485699, 54 .config_ctl_hi_val = 0x00182261, 55 .config_ctl_hi1_val = 0x32aa299c, 56 .user_ctl_val = 0x00000000, 57 .user_ctl_hi_val = 0x00000805, 61 .offset = 0x0, 66 .enable_reg = 0x0, [all …]
|
H A D | gcc-qcs404.c | 49 { P_XO, 0 }, 68 .offset = 0x21000, 71 .enable_reg = 0x45008, 84 .offset = 0x21000, 88 .enable_reg = 0x45000, 89 .enable_mask = BIT(0), 100 .offset = 0x21000, 104 .enable_reg = 0x45000, 105 .enable_mask = BIT(0), 117 .offset = 0x20000, [all …]
|
/linux/drivers/media/dvb-frontends/ |
H A D | stv0367_regs.h | 16 #define R367TER_ID 0xf000 17 #define F367TER_IDENTIFICATIONREG 0xf00000ff 20 #define R367TER_I2CRPT 0xf001 21 #define F367TER_I2CT_ON 0xf0010080 22 #define F367TER_ENARPT_LEVEL 0xf0010070 23 #define F367TER_SCLT_DELAY 0xf0010008 24 #define F367TER_SCLT_NOD 0xf0010004 25 #define F367TER_STOP_ENABLE 0xf0010002 26 #define F367TER_SDAT_NOD 0xf0010001 29 #define R367TER_TOPCTRL 0xf002 [all …]
|