| /linux/arch/arm/mach-omap2/ |
| H A D | omap-wakeupgen.h | 12 #define OMAP_WKUPGEN_BASE 0x48281000 14 #define OMAP_WKG_CONTROL_0 0x00 15 #define OMAP_WKG_ENB_A_0 0x10 16 #define OMAP_WKG_ENB_B_0 0x14 17 #define OMAP_WKG_ENB_C_0 0x18 18 #define OMAP_WKG_ENB_D_0 0x1c 19 #define OMAP_WKG_ENB_E_0 0x20 20 #define OMAP_WKG_ENB_A_1 0x410 21 #define OMAP_WKG_ENB_B_1 0x414 22 #define OMAP_WKG_ENB_C_1 0x418 [all …]
|
| /linux/drivers/gpu/drm/nouveau/nvkm/subdev/pmu/ |
| H A D | gp102.c | 34 .debug = 0xc08, 40 .cmdq = { 0x4a0, 0x4b0, 4 }, 41 .msgq = { 0x4c8, 0x4cc, 0 },
|
| H A D | gm200.c | 29 nvkm_falcon_wr32(falcon, 0x200, 0x0000030e); in gm200_pmu_flcn_bind_stat() 30 return (nvkm_falcon_rd32(falcon, 0x20c) & 0x00007000) >> 12; in gm200_pmu_flcn_bind_stat() 36 nvkm_falcon_wr32(falcon, 0xe00, 4); /* DMAIDX_UCODE */ in gm200_pmu_flcn_bind_inst() 37 nvkm_falcon_wr32(falcon, 0xe04, 0); /* DMAIDX_VIRT */ in gm200_pmu_flcn_bind_inst() 38 nvkm_falcon_wr32(falcon, 0xe08, 4); /* DMAIDX_PHYS_VID */ in gm200_pmu_flcn_bind_inst() 39 nvkm_falcon_wr32(falcon, 0xe0c, 5); /* DMAIDX_PHYS_SYS_COH */ in gm200_pmu_flcn_bind_inst() 40 nvkm_falcon_wr32(falcon, 0xe10, 6); /* DMAIDX_PHYS_SYS_NCOH */ in gm200_pmu_flcn_bind_inst() 41 nvkm_falcon_mask(falcon, 0x090, 0x00010000, 0x00010000); in gm200_pmu_flcn_bind_inst() 42 nvkm_falcon_wr32(falcon, 0x480, (1 << 30) | (target << 28) | (addr >> 12)); in gm200_pmu_flcn_bind_inst() 51 .debug = 0xc08, [all …]
|
| /linux/include/sound/ |
| H A D | cs48l32_registers.h | 13 #define CS48L32_DEVID 0x0 14 #define CS48L32_REVID 0x4 15 #define CS48L32_OTPID 0x10 16 #define CS48L32_SFT_RESET 0x20 17 #define CS48L32_CTRL_IF_DEBUG3 0xA8 18 #define CS48L32_MCU_CTRL1 0x804 19 #define CS48L32_GPIO1_CTRL1 0xc08 20 #define CS48L32_GPIO3_CTRL1 0xc10 21 #define CS48L32_GPIO7_CTRL1 0xc20 22 #define CS48L32_GPIO16_CTRL1 0xc44 [all …]
|
| /linux/sound/soc/sof/amd/ |
| H A D | acp-dsp-offset.h | 15 #define ACP_DMA_CNTL_0 0x00 16 #define ACP_DMA_DSCR_STRT_IDX_0 0x20 17 #define ACP_DMA_DSCR_CNT_0 0x40 18 #define ACP_DMA_PRIO_0 0x60 19 #define ACP_DMA_CUR_DSCR_0 0x80 20 #define ACP_DMA_ERR_STS_0 0xC0 21 #define ACP_DMA_DESC_BASE_ADDR 0xE0 22 #define ACP_DMA_DESC_MAX_NUM_DSCR 0xE4 23 #define ACP_DMA_CH_STS 0xE8 24 #define ACP_DMA_CH_GROUP 0xEC [all …]
|
| /linux/drivers/staging/rtl8723bs/hal/ |
| H A D | odm_RegDefine11N.h | 13 #define ODM_REG_RF_MODE_11N 0x00 14 #define ODM_REG_RF_0B_11N 0x0B 15 #define ODM_REG_CHNBW_11N 0x18 16 #define ODM_REG_T_METER_11N 0x24 17 #define ODM_REG_RF_25_11N 0x25 18 #define ODM_REG_RF_26_11N 0x26 19 #define ODM_REG_RF_27_11N 0x27 20 #define ODM_REG_RF_2B_11N 0x2B 21 #define ODM_REG_RF_2C_11N 0x2C 22 #define ODM_REG_RXRF_A3_11N 0x3C [all …]
|
| /linux/drivers/net/wireless/realtek/rtlwifi/rtl8192ee/ |
| H A D | dm.h | 11 #define MF_USC_LSC 0 14 #define MAIN_ANT 0 17 #define AUX_ANT_CG_TRX 0 18 #define MAIN_ANT_CGCS_RX 0 22 #define DM_REG_RF_MODE_11N 0x00 23 #define DM_REG_RF_0B_11N 0x0B 24 #define DM_REG_CHNBW_11N 0x18 25 #define DM_REG_T_METER_11N 0x24 26 #define DM_REG_RF_25_11N 0x25 27 #define DM_REG_RF_26_11N 0x26 [all …]
|
| /linux/drivers/net/wireless/realtek/rtlwifi/rtl8188ee/ |
| H A D | dm.h | 7 #define MAIN_ANT 0 10 #define AUX_ANT_CG_TRX 0 11 #define MAIN_ANT_CGCS_RX 0 15 #define DM_REG_RF_MODE_11N 0x00 16 #define DM_REG_RF_0B_11N 0x0B 17 #define DM_REG_CHNBW_11N 0x18 18 #define DM_REG_T_METER_11N 0x24 19 #define DM_REG_RF_25_11N 0x25 20 #define DM_REG_RF_26_11N 0x26 21 #define DM_REG_RF_27_11N 0x27 [all …]
|
| /linux/arch/powerpc/include/asm/ |
| H A D | xive-regs.h | 29 * store at 0 and some ESBs support doing a trigger via a 32 #define XIVE_ESB_STORE_EOI 0x400 /* Store */ 33 #define XIVE_ESB_LOAD_EOI 0x000 /* Load */ 34 #define XIVE_ESB_GET 0x800 /* Load */ 35 #define XIVE_ESB_SET_PQ_00 0xc00 /* Load */ 36 #define XIVE_ESB_SET_PQ_01 0xd00 /* Load */ 37 #define XIVE_ESB_SET_PQ_10 0xe00 /* Load */ 38 #define XIVE_ESB_SET_PQ_11 0xf00 /* Load */ 46 #define XIVE_ESB_LD_ST_MO 0x40 /* Load-after-store ordering */ 48 #define XIVE_ESB_VAL_P 0x2 [all …]
|
| H A D | spu.h | 23 #define MFC_PUT_CMD 0x20 24 #define MFC_PUTS_CMD 0x28 25 #define MFC_PUTR_CMD 0x30 26 #define MFC_PUTF_CMD 0x22 27 #define MFC_PUTB_CMD 0x21 28 #define MFC_PUTFS_CMD 0x2A 29 #define MFC_PUTBS_CMD 0x29 30 #define MFC_PUTRF_CMD 0x32 31 #define MFC_PUTRB_CMD 0x31 32 #define MFC_PUTL_CMD 0x24 [all …]
|
| /linux/drivers/net/wireless/realtek/rtlwifi/rtl8723be/ |
| H A D | dm.h | 7 #define MAIN_ANT 0 10 #define AUX_ANT_CG_TRX 0 11 #define MAIN_ANT_CGCS_RX 0 17 #define DM_REG_RF_MODE_11N 0x00 18 #define DM_REG_RF_0B_11N 0x0B 19 #define DM_REG_CHNBW_11N 0x18 20 #define DM_REG_T_METER_11N 0x24 21 #define DM_REG_RF_25_11N 0x25 22 #define DM_REG_RF_26_11N 0x26 23 #define DM_REG_RF_27_11N 0x27 [all …]
|
| /linux/drivers/hsi/controllers/ |
| H A D | omap_ssi_regs.h | 15 #define SSI_REVISION_REG 0 16 # define SSI_REV_MAJOR 0xf0 17 # define SSI_REV_MINOR 0xf 18 #define SSI_SYSCONFIG_REG 0x10 19 # define SSI_AUTOIDLE (1 << 0) 21 # define SSI_SIDLEMODE_FORCE 0 24 # define SSI_SIDLEMODE_MASK 0x18 25 # define SSI_MIDLEMODE_FORCE 0 28 # define SSI_MIDLEMODE_MASK 0x3000 29 #define SSI_SYSSTATUS_REG 0x14 [all …]
|
| /linux/drivers/net/wireless/realtek/rtlwifi/rtl8821ae/ |
| H A D | dm.h | 7 #define MAIN_ANT 0 10 #define AUX_ANT_CG_TRX 0 11 #define MAIN_ANT_CGCS_RX 0 17 #define DM_REG_RF_MODE_11N 0x00 18 #define DM_REG_RF_0B_11N 0x0B 19 #define DM_REG_CHNBW_11N 0x18 20 #define DM_REG_T_METER_11N 0x24 21 #define DM_REG_RF_25_11N 0x25 22 #define DM_REG_RF_26_11N 0x26 23 #define DM_REG_RF_27_11N 0x27 [all …]
|
| /linux/drivers/clk/bcm/ |
| H A D | clk-iproc-armpll.c | 15 #define IPROC_CLK_MAX_FREQ_POLICY 0x3 16 #define IPROC_CLK_POLICY_FREQ_OFFSET 0x008 18 #define IPROC_CLK_POLICY_FREQ_POLICY_FREQ_MASK 0x7 20 #define IPROC_CLK_PLLARMA_OFFSET 0xc00 23 #define IPROC_CLK_PLLARMA_PDIV_MASK 0xf 25 #define IPROC_CLK_PLLARMA_NDIV_INT_MASK 0x3ff 27 #define IPROC_CLK_PLLARMB_OFFSET 0xc04 28 #define IPROC_CLK_PLLARMB_NDIV_FRAC_MASK 0xfffff 30 #define IPROC_CLK_PLLARMC_OFFSET 0xc08 32 #define IPROC_CLK_PLLARMC_MDIV_MASK 0xff [all …]
|
| /linux/drivers/media/dvb-frontends/ |
| H A D | sp887x.c | 38 } while (0) 42 struct i2c_msg msg = { .addr = state->config->demod_address, .flags = 0, .buf = buf, .len = len }; in i2c_writebytes() 51 return 0; in i2c_writebytes() 56 u8 b0 [] = { reg >> 8 , reg & 0xff, data >> 8, data & 0xff }; in sp887x_writereg() 57 struct i2c_msg msg = { .addr = state->config->demod_address, .flags = 0, .buf = b0, .len = 4 }; in sp887x_writereg() 64 if (!(reg == 0xf1a && data == 0x000 && in sp887x_writereg() 68 __func__, reg & 0xffff, data & 0xffff, ret); in sp887x_writereg() 73 return 0; in sp887x_writereg() 78 u8 b0 [] = { reg >> 8 , reg & 0xff }; in sp887x_readreg() 81 struct i2c_msg msg[] = {{ .addr = state->config->demod_address, .flags = 0, .buf = b0, .len = 2 }, in sp887x_readreg() [all …]
|
| /linux/include/linux/mfd/ |
| H A D | idtRC38xxx_reg.h | 11 #define SOFT_RESET_CTRL (0x15) /* Specific to FC3W */ 12 #define MISC_CTRL (0x14) /* Specific to FC3A */ 16 #define DEVICE_ID (0x2) 17 #define DEVICE_ID_MASK (0x1000) /* Bit 12 is 1 if FC3W and 0 if FC3A */ 21 #define FOD_0 (0x300) 22 #define FOD_0_VFC3A (0x400) 23 #define FOD_1 (0x340) 24 #define FOD_1_VFC3A (0x440) 25 #define FOD_2 (0x380) 26 #define FOD_2_VFC3A (0x480) [all …]
|
| /linux/drivers/staging/rtl8723bs/include/ |
| H A D | Hal8192CPhyReg.h | 41 /* BB-PHY register PMAC 0x100 PHY 0x800 - 0xEFF */ 43 /* 2. 0x800/0x900/0xA00/0xC00/0xD00/0xE00 */ 44 /* 3. RF register 0x00-2E */ 50 /* 3. Page8(0x800) */ 52 #define rFPGA0_RFMOD 0x800 /* RF mode & CCK TxSC RF BW Setting?? */ 54 #define rFPGA0_XA_HSSIParameter1 0x820 /* RF 3 wire register */ 55 #define rFPGA0_XA_HSSIParameter2 0x824 56 #define rFPGA0_XB_HSSIParameter1 0x828 57 #define rFPGA0_XB_HSSIParameter2 0x82c 58 #define rTxAGC_B_Rate18_06 0x830 [all …]
|
| /linux/drivers/net/ethernet/marvell/octeontx2/nic/ |
| H A D | otx2_reg.h | 14 #define RVU_PF_VFX_PFVF_MBOX0 (0x00000) 15 #define RVU_PF_VFX_PFVF_MBOX1 (0x00008) 16 #define RVU_PF_VFX_PFVF_MBOXX(a, b) (0x0 | (a) << 12 | (b) << 3) 17 #define RVU_PF_VF_BAR4_ADDR (0x10) 18 #define RVU_PF_BLOCK_ADDRX_DISC(a) (0x200 | (a) << 3) 19 #define RVU_PF_VFME_STATUSX(a) (0x800 | (a) << 3) 20 #define RVU_PF_VFTRPENDX(a) (0x820 | (a) << 3) 21 #define RVU_PF_VFTRPEND_W1SX(a) (0x840 | (a) << 3) 22 #define RVU_PF_VFPF_MBOX_INTX(a) (0x880 | (a) << 3) 23 #define RVU_PF_VFPF_MBOX_INT_W1SX(a) (0x8A0 | (a) << 3) [all …]
|
| /linux/drivers/leds/ |
| H A D | leds-sc27xx-bltc.c | 11 #define SC27XX_MODULE_EN0 0xc08 12 #define SC27XX_CLK_EN0 0xc18 13 #define SC27XX_RGB_CTRL 0xebc 17 #define SC27XX_RGB_PD BIT(0) 20 #define SC27XX_LEDS_CTRL 0x00 21 #define SC27XX_LEDS_PRESCALE 0x04 22 #define SC27XX_LEDS_DUTY 0x08 23 #define SC27XX_LEDS_CURVE0 0x0c 24 #define SC27XX_LEDS_CURVE1 0x10 27 #define SC27XX_LED_RUN BIT(0) [all …]
|
| /linux/drivers/gpu/drm/amd/include/asic_reg/oss/ |
| H A D | oss_2_4_d.h | 27 #define mmIH_VMID_0_LUT 0xe00 28 #define mmIH_VMID_1_LUT 0xe01 29 #define mmIH_VMID_2_LUT 0xe02 30 #define mmIH_VMID_3_LUT 0xe03 31 #define mmIH_VMID_4_LUT 0xe04 32 #define mmIH_VMID_5_LUT 0xe05 33 #define mmIH_VMID_6_LUT 0xe06 34 #define mmIH_VMID_7_LUT 0xe07 35 #define mmIH_VMID_8_LUT 0xe08 36 #define mmIH_VMID_9_LUT 0xe09 [all …]
|
| /linux/arch/powerpc/platforms/52xx/ |
| H A D | lite5200_sleep.S | 10 #define SDRAM_CTRL 0x104 16 #define GPIOW_GPIOE 0xc00 17 #define GPIOW_DDR 0xc08 18 #define GPIOW_DVO 0xc0c 20 #define CDM_CE 0x214 38 .space 0x5c*4 50 /* setup wakeup address for u-boot at physical location 0x0 */ 55 stw r4, 0(r3) 60 * 0xf0 (0xe0->0x100 gets overwritten when BDI connected; 67 lwz r10, 0xf0(r3) [all …]
|
| /linux/arch/mips/include/asm/ |
| H A D | gt64120.h | 21 #define GT_CPU_OFS 0x000 23 #define GT_MULTI_OFS 0x120 26 #define GT_SCS10LD_OFS 0x008 27 #define GT_SCS10HD_OFS 0x010 28 #define GT_SCS32LD_OFS 0x018 29 #define GT_SCS32HD_OFS 0x020 30 #define GT_CS20LD_OFS 0x028 31 #define GT_CS20HD_OFS 0x030 32 #define GT_CS3BOOTLD_OFS 0x038 33 #define GT_CS3BOOTHD_OFS 0x040 [all …]
|
| /linux/drivers/net/ethernet/ti/icssg/ |
| H A D | icssg_classifier.c | 22 #define FT1_SLOT_SIZE 0x10 /* bytes */ 25 #define FT1_DA0 0x0 26 #define FT1_DA1 0x4 27 #define FT1_DA0_MASK 0x8 28 #define FT1_DA1_MASK 0xc 36 #define FT1_START_MASK GENMASK(14, 0) 42 FT1_CFG_TYPE_DISABLED = 0, 49 #define FT1_CFG_MASK(n) (0x3 << FT1_CFG_SHIFT((n))) 53 #define FT3_SLOT_SIZE 0x20 /* bytes */ 56 #define FT3_START 0 [all …]
|
| /linux/drivers/net/wireless/realtek/rtlwifi/rtl8723ae/ |
| H A D | phy.c | 38 u32 original_value = 0, readback_value, bitshift; in rtl8723e_phy_query_rf_reg() 70 u32 original_value = 0, bitshift; in rtl8723e_phy_set_rf_reg() 117 rtl_set_bbreg(hw, RFPGA0_TXINFO, 0x3, 0x2); in _rtl8723e_phy_bb_config_1t() 118 rtl_set_bbreg(hw, RFPGA1_TXINFO, 0x300033, 0x200022); in _rtl8723e_phy_bb_config_1t() 119 rtl_set_bbreg(hw, RCCK0_AFESETTING, MASKBYTE3, 0x45); in _rtl8723e_phy_bb_config_1t() 120 rtl_set_bbreg(hw, ROFDM0_TRXPATHENABLE, MASKBYTE0, 0x23); in _rtl8723e_phy_bb_config_1t() 121 rtl_set_bbreg(hw, ROFDM0_AGCPARAMETER1, 0x30, 0x1); in _rtl8723e_phy_bb_config_1t() 122 rtl_set_bbreg(hw, 0xe74, 0x0c000000, 0x2); in _rtl8723e_phy_bb_config_1t() 123 rtl_set_bbreg(hw, 0xe78, 0x0c000000, 0x2); in _rtl8723e_phy_bb_config_1t() 124 rtl_set_bbreg(hw, 0xe7c, 0x0c000000, 0x2); in _rtl8723e_phy_bb_config_1t() [all …]
|
| /linux/drivers/net/wireless/realtek/rtlwifi/rtl8192c/ |
| H A D | phy_common.c | 24 "BBR MASK=0x%x Addr[0x%x]=0x%x\n", in rtl92c_phy_query_bb_reg() 59 return 0; in _rtl92c_phy_fw_rf_serial_read() 79 u8 rfpi_enable = 0; in _rtl92c_phy_rf_serial_read() 82 offset &= 0x3f; in _rtl92c_phy_rf_serial_read() 86 return 0xFFFFFFFF; in _rtl92c_phy_rf_serial_read() 115 rtl_dbg(rtlpriv, COMP_RF, DBG_TRACE, "RFR-%d Addr[0x%x]=0x%x\n", in _rtl92c_phy_rf_serial_read() 136 offset &= 0x3f; in _rtl92c_phy_rf_serial_write() 138 data_and_addr = ((newoffset << 20) | (data & 0x000fffff)) & 0x0fffffff; in _rtl92c_phy_rf_serial_write() 140 rtl_dbg(rtlpriv, COMP_RF, DBG_TRACE, "RFW-%d Addr[0x%x]=0x%x\n", in _rtl92c_phy_rf_serial_write() 148 rtl_set_bbreg(hw, RFPGA0_TXINFO, 0x3, 0x2); in _rtl92c_phy_bb_config_1t() [all …]
|