| /linux/arch/arm/boot/dts/ti/keystone/ |
| H A D | keystone-k2hk-clocks.dtsi | 10 #clock-cells = <0>; 14 reg = <0x02620370 4>; 19 #clock-cells = <0>; 22 reg = <0x02620350 4>, <0x02310110 4>, <0x02310108 4>; 27 #clock-cells = <0>; 31 reg = <0x02620358 4>; 36 #clock-cells = <0>; 40 reg = <0x02620360 4>; 45 #clock-cells = <0>; 49 reg = <0x02620368 4>; [all …]
|
| H A D | keystone-k2l-clocks.dtsi | 10 #clock-cells = <0>; 14 reg = <0x02620370 4>; 19 #clock-cells = <0>; 22 reg = <0x02620350 4>, <0x02310110 4>, <0x02310108 4>; 27 #clock-cells = <0>; 31 reg = <0x02620358 4>; 36 #clock-cells = <0>; 40 reg = <0x02620360 4>; 45 #clock-cells = <0>; 50 reg = <0x02350004 0xb00>, <0x02350000 0x400>; [all …]
|
| H A D | keystone-clocks.dtsi | 14 #clock-cells = <0>; 17 reg = <0x02310108 4>; 24 #clock-cells = <0>; 33 #clock-cells = <0>; 42 #clock-cells = <0>; 45 reg = <0x02310120 4>; 46 bit-shift = <0>; 52 #clock-cells = <0>; 55 reg = <0x02310164 4>; 56 bit-shift = <0>; [all …]
|
| H A D | keystone-k2e-clocks.dtsi | 10 #clock-cells = <0>; 13 reg = <0x02620350 4>, <0x02310110 4>, <0x02310108 4>; 18 #clock-cells = <0>; 22 reg = <0x02620358 4>; 27 #clock-cells = <0>; 31 reg = <0x02620360 4>; 36 #clock-cells = <0>; 40 reg = <0x02350004 0xb00>, <0x02350000 0x400>; 42 domain-id = <0>; 46 #clock-cells = <0>; [all …]
|
| /linux/drivers/pinctrl/mediatek/ |
| H A D | pinctrl-mt8127.c | 19 /* 0E4E8SR 4/8/12/16 */ 21 /* 0E2E4SR 2/4/6/8 */ 24 MTK_DRV_GRP(2, 16, 0, 2, 2) 28 MTK_PIN_DRV_GRP(0, 0xb00, 0, 1), 29 MTK_PIN_DRV_GRP(1, 0xb00, 0, 1), 30 MTK_PIN_DRV_GRP(2, 0xb00, 0, 1), 31 MTK_PIN_DRV_GRP(3, 0xb00, 0, 1), 32 MTK_PIN_DRV_GRP(4, 0xb00, 0, 1), 33 MTK_PIN_DRV_GRP(5, 0xb00, 0, 1), 34 MTK_PIN_DRV_GRP(6, 0xb00, 0, 1), [all …]
|
| H A D | pinctrl-mt6795.c | 11 PIN_FIELD_CALC(_s_pin, _e_pin, 0, _s_addr, _x_addrs, _s_bit, \ 12 _x_bits, 15, 0) 15 PIN_FIELD_CALC(_s_pin, _e_pin, 0, _s_addr, _x_addrs, _s_bit, \ 16 _x_bits, 16, 0) 19 PIN_FIELD_CALC(_s_pin, _e_pin, 0, _s_addr, _x_addrs, _s_bit, \ 23 PIN_FIELD16(0, 196, 0x0, 0x10, 0, 1), 27 PIN_FIELD16(0, 196, 0x100, 0x10, 0, 1), 31 PIN_FIELD16(0, 196, 0x200, 0x10, 0, 1), 35 PIN_FIELD16(0, 196, 0x400, 0x10, 0, 1), 39 PIN_FIELD16(0, 196, 0x500, 0x10, 0, 1), [all …]
|
| /linux/arch/sh/include/cpu-sh4a/cpu/ |
| H A D | dma.h | 9 #define DMTE0_IRQ evt2irq(0x800) 10 #define DMTE4_IRQ evt2irq(0xb80) 11 #define DMAE0_IRQ evt2irq(0xbc0) /* DMA Error IRQ*/ 12 #define SH_DMAC_BASE0 0xFE008020 14 #define DMTE0_IRQ evt2irq(0x800) 15 #define DMTE4_IRQ evt2irq(0xb80) 16 #define DMAE0_IRQ evt2irq(0xbc0) /* DMA Error IRQ*/ 17 #define SH_DMAC_BASE0 0xFE008020 19 #define DMTE0_IRQ evt2irq(0x640) 20 #define DMTE4_IRQ evt2irq(0x780) [all …]
|
| /linux/Documentation/devicetree/bindings/clock/ |
| H A D | keystone-gate.txt | 9 - #clock-cells : from common clock binding; shall be set to 0. 20 #clock-cells = <0>; 24 reg = <0x02350008 0xb00>, <0x02350000 0x400>; 26 domain-id = <0>;
|
| /linux/Documentation/devicetree/bindings/spi/ |
| H A D | ralink,mt7621-spi.yaml | 50 reg = <0xb00 0x100>; 57 #size-cells = <0>; 60 pinctrl-0 = <&spi_pins>;
|
| /linux/include/dt-bindings/clock/ |
| H A D | lpc18xx-ccu.h | 13 #define CLK_APB3_BUS 0x100 14 #define CLK_APB3_I2C1 0x108 15 #define CLK_APB3_DAC 0x110 16 #define CLK_APB3_ADC0 0x118 17 #define CLK_APB3_ADC1 0x120 18 #define CLK_APB3_CAN0 0x128 19 #define CLK_APB1_BUS 0x200 20 #define CLK_APB1_MOTOCON_PWM 0x208 21 #define CLK_APB1_I2C0 0x210 22 #define CLK_APB1_I2S 0x218 [all …]
|
| /linux/drivers/watchdog/ |
| H A D | sp5100_tco.h | 15 #define SP5100_WDT_MEM_MAP_SIZE 0x08 16 #define SP5100_WDT_CONTROL(base) ((base) + 0x00) /* Watchdog Control */ 17 #define SP5100_WDT_COUNT(base) ((base) + 0x04) /* Watchdog Count */ 19 #define SP5100_WDT_START_STOP_BIT BIT(0) 25 #define SP5100_PM_IOPORTS_SIZE 0x02 33 #define SP5100_IO_PM_INDEX_REG 0xCD6 34 #define SP5100_IO_PM_DATA_REG 0xCD7 37 #define SP5100_SB_RESOURCE_MMIO_BASE 0x9C 39 #define SP5100_PM_WATCHDOG_CONTROL 0x69 40 #define SP5100_PM_WATCHDOG_BASE 0x6C [all …]
|
| /linux/arch/sh/kernel/cpu/sh4/ |
| H A D | setup-sh7760.c | 17 UNUSED = 0, 44 INTC_VECT(HUDI, 0x600), INTC_VECT(GPIOI, 0x620), 45 INTC_VECT(DMAC, 0x640), INTC_VECT(DMAC, 0x660), 46 INTC_VECT(DMAC, 0x680), INTC_VECT(DMAC, 0x6a0), 47 INTC_VECT(DMAC, 0x780), INTC_VECT(DMAC, 0x7a0), 48 INTC_VECT(DMAC, 0x7c0), INTC_VECT(DMAC, 0x7e0), 49 INTC_VECT(DMAC, 0x6c0), 50 INTC_VECT(IRQ4, 0x800), INTC_VECT(IRQ5, 0x820), 51 INTC_VECT(IRQ6, 0x840), INTC_VECT(IRQ6, 0x860), 52 INTC_VECT(HCAN20, 0x900), INTC_VECT(HCAN21, 0x920), [all …]
|
| H A D | setup-sh7750.c | 19 [0] = { 20 .start = 0xffc80000, 21 .end = 0xffc80000 + 0x58 - 1, 26 .start = evt2irq(0x480), 43 DEFINE_RES_MEM(0xffe00000, 0x20), 44 DEFINE_RES_IRQ(evt2irq(0x4e0)), 49 .id = 0, 63 DEFINE_RES_MEM(0xffe80000, 0x100), 64 DEFINE_RES_IRQ(evt2irq(0x700)), 82 DEFINE_RES_MEM(0xffd80000, 0x30), [all …]
|
| /linux/sound/soc/amd/raven/ |
| H A D | acp3x.h | 10 #define I2S_SP_INSTANCE 0x01 11 #define I2S_BT_INSTANCE 0x02 14 #define TDM_DISABLE 0 17 #define ACP3x_PHY_BASE_ADDRESS 0x1240000 18 #define ACP3x_I2S_MODE 0 19 #define ACP3x_REG_START 0x1240000 20 #define ACP3x_REG_END 0x1250200 21 #define ACP3x_I2STDM_REG_START 0x1242400 22 #define ACP3x_I2STDM_REG_END 0x1242410 23 #define ACP3x_BT_TDM_REG_START 0x1242800 [all …]
|
| /linux/sound/soc/amd/vangogh/ |
| H A D | acp5x.h | 11 #define ACP5x_PHY_BASE_ADDRESS 0x1240000 12 #define ACP_DEVICE_ID 0x15E2 13 #define ACP_SOFT_RESET_SOFTRESET_AUDDONE_MASK 0x00010001 15 #define ACP_PGFSM_CNTL_POWER_ON_MASK 0x01 16 #define ACP_PGFSM_CNTL_POWER_OFF_MASK 0x00 17 #define ACP_PGFSM_STATUS_MASK 0x03 18 #define ACP_POWERED_ON 0x00 19 #define ACP_POWER_ON_IN_PROGRESS 0x01 20 #define ACP_POWERED_OFF 0x02 21 #define ACP_POWER_OFF_IN_PROGRESS 0x03 [all …]
|
| /linux/Documentation/devicetree/bindings/powerpc/fsl/ |
| H A D | pmc.yaml | 17 example `sleep = <&pmc 0x00000030>`. Any cells after the &pmc phandle are 142 reg = <0xb00 0x100>, <0xa00 0x100>; 149 reg = <0xe0070 0x20>;
|
| /linux/drivers/bus/ |
| H A D | omap_l3_noc.h | 16 #define CUSTOM_ERROR 0x2 17 #define STANDARD_ERROR 0x0 18 #define INBAND_ERROR 0x0 19 #define L3_APPLICATION_ERROR 0x0 20 #define L3_DEBUG_ERROR 0x1 23 #define L3_TARG_STDERRLOG_MAIN 0x48 24 #define L3_TARG_STDERRLOG_HDR 0x4c 25 #define L3_TARG_STDERRLOG_MSTADDR 0x50 26 #define L3_TARG_STDERRLOG_INFO 0x58 27 #define L3_TARG_STDERRLOG_SLVOFSLSB 0x5c [all …]
|
| /linux/arch/sh/kernel/cpu/sh4a/ |
| H A D | setup-shx3.c | 20 * This intentionally only registers SCIF ports 0, 1, and 3. SCIF 2 34 DEFINE_RES_MEM(0xffc30000, 0x100), 35 DEFINE_RES_IRQ(evt2irq(0x700)), 36 DEFINE_RES_IRQ(evt2irq(0x720)), 37 DEFINE_RES_IRQ(evt2irq(0x760)), 38 DEFINE_RES_IRQ(evt2irq(0x740)), 43 .id = 0, 57 DEFINE_RES_MEM(0xffc40000, 0x100), 58 DEFINE_RES_IRQ(evt2irq(0x780)), 59 DEFINE_RES_IRQ(evt2irq(0x7a0)), [all …]
|
| H A D | setup-sh7785.c | 27 DEFINE_RES_MEM(0xffea0000, 0x100), 28 DEFINE_RES_IRQ(evt2irq(0x700)), 33 .id = 0, 48 DEFINE_RES_MEM(0xffeb0000, 0x100), 49 DEFINE_RES_IRQ(evt2irq(0x780)), 69 DEFINE_RES_MEM(0xffec0000, 0x100), 70 DEFINE_RES_IRQ(evt2irq(0x980)), 90 DEFINE_RES_MEM(0xffed0000, 0x100), 91 DEFINE_RES_IRQ(evt2irq(0x9a0)), 111 DEFINE_RES_MEM(0xffee0000, 0x100), [all …]
|
| /linux/arch/arm/boot/dts/samsung/ |
| H A D | exynos54xx.dtsi | 42 <7 0>, 60 reg = <0x02020000 0x54000>; 63 ranges = <0 0x02020000 0x54000>; 65 smp-sram@0 { 67 reg = <0x0 0x1000>; 72 reg = <0x53000 0x1000>; 79 reg = <0x101c0000 0xb00>; 96 reg = <0x101d0000 0x100>; 102 reg = <0x12d10000 0x100>; 111 reg = <0x12ca0000 0x1000>; [all …]
|
| /linux/arch/powerpc/boot/dts/ |
| H A D | tqm5200.dts | 20 #size-cells = <0>; 22 PowerPC,5200@0 { 24 reg = <0>; 27 d-cache-size = <0x4000>; // L1, 16K 28 i-cache-size = <0x4000>; // L1, 16K 29 timebase-frequency = <0>; // from bootloader 30 bus-frequency = <0>; // from bootloader 31 clock-frequency = <0>; // from bootloader 35 memory@0 { 37 reg = <0x00000000 0x04000000>; // 64MB [all …]
|
| H A D | charon.dts | 23 #size-cells = <0>; 25 PowerPC,5200@0 { 27 reg = <0>; 30 d-cache-size = <0x4000>; // L1, 16K 31 i-cache-size = <0x4000>; // L1, 16K 32 timebase-frequency = <0>; // from bootloader 33 bus-frequency = <0>; // from bootloader 34 clock-frequency = <0>; // from bootloader 38 memory@0 { 40 reg = <0x00000000 0x08000000>; // 128MB [all …]
|
| /linux/include/linux/mfd/ |
| H A D | idtRC38xxx_reg.h | 11 #define SOFT_RESET_CTRL (0x15) /* Specific to FC3W */ 12 #define MISC_CTRL (0x14) /* Specific to FC3A */ 16 #define DEVICE_ID (0x2) 17 #define DEVICE_ID_MASK (0x1000) /* Bit 12 is 1 if FC3W and 0 if FC3A */ 21 #define FOD_0 (0x300) 22 #define FOD_0_VFC3A (0x400) 23 #define FOD_1 (0x340) 24 #define FOD_1_VFC3A (0x440) 25 #define FOD_2 (0x380) 26 #define FOD_2_VFC3A (0x480) [all …]
|
| /linux/drivers/net/ethernet/chelsio/cxgb/ |
| H A D | fpga_defs.h | 11 #define FPGA_PCIX_ADDR_VERSION 0xA08 12 #define FPGA_PCIX_ADDR_STAT 0xA0C 15 #define FPGA_PCIX_INTERRUPT_SGE_ERROR 0x1 16 #define FPGA_PCIX_INTERRUPT_SGE_DATA 0x2 17 #define FPGA_PCIX_INTERRUPT_TP 0x4 18 #define FPGA_PCIX_INTERRUPT_MC3 0x8 19 #define FPGA_PCIX_INTERRUPT_GMAC 0x10 20 #define FPGA_PCIX_INTERRUPT_PCIX 0x20 23 #define FPGA_TP_ADDR_INTERRUPT_ENABLE 0xA10 24 #define FPGA_TP_ADDR_INTERRUPT_CAUSE 0xA14 [all …]
|
| /linux/drivers/staging/rtl8723bs/include/ |
| H A D | Hal8192CPhyReg.h | 41 /* BB-PHY register PMAC 0x100 PHY 0x800 - 0xEFF */ 43 /* 2. 0x800/0x900/0xA00/0xC00/0xD00/0xE00 */ 44 /* 3. RF register 0x00-2E */ 50 /* 3. Page8(0x800) */ 52 #define rFPGA0_RFMOD 0x800 /* RF mode & CCK TxSC RF BW Setting?? */ 54 #define rFPGA0_XA_HSSIParameter1 0x820 /* RF 3 wire register */ 55 #define rFPGA0_XA_HSSIParameter2 0x824 56 #define rFPGA0_XB_HSSIParameter1 0x828 57 #define rFPGA0_XB_HSSIParameter2 0x82c 58 #define rTxAGC_B_Rate18_06 0x830 [all …]
|