/linux/Documentation/devicetree/bindings/usb/ |
H A D | usb-xhci.yaml | 44 reg = <0xf0930000 0x8c8>; 45 interrupts = <0x0 0x4e 0x0>;
|
H A D | generic-xhci.yaml | 82 reg = <0xf0931000 0x8c8>; 83 interrupts = <0x0 0x4e 0x0>;
|
/linux/include/dt-bindings/pinctrl/ |
H A D | am33xx.h | 18 #define SLEWCTRL_FAST 0 30 #define PIN_OUTPUT_PULLDOWN 0 43 #define AM335X_PIN_OFFSET_MIN 0x0800U 45 #define AM335X_PIN_GPMC_AD0 0x800 46 #define AM335X_PIN_GPMC_AD1 0x804 47 #define AM335X_PIN_GPMC_AD2 0x808 48 #define AM335X_PIN_GPMC_AD3 0x80c 49 #define AM335X_PIN_GPMC_AD4 0x810 50 #define AM335X_PIN_GPMC_AD5 0x814 51 #define AM335X_PIN_GPMC_AD6 0x818 [all …]
|
/linux/drivers/crypto/intel/qat/qat_common/ |
H A D | icp_qat_hal.h | 8 MISC_CONTROL = 0xA04, 9 ICP_RESET = 0xA0c, 10 ICP_GLOBAL_CLK_ENABLE = 0xA50 14 MISC_CONTROL_C4XXX = 0xAA0, 15 ICP_RESET_CPP0 = 0x938, 16 ICP_RESET_CPP1 = 0x93c, 17 ICP_GLOBAL_CLK_ENABLE_CPP0 = 0x964, 18 ICP_GLOBAL_CLK_ENABLE_CPP1 = 0x968 22 USTORE_ADDRESS = 0x000, 23 USTORE_DATA_LOWER = 0x004, [all …]
|
/linux/drivers/gpu/drm/radeon/ |
H A D | btcd.h | 29 #define GENERAL_PWRMGT 0x63c 30 # define GLOBAL_PWRMGT_EN (1 << 0) 47 #define TARGET_AND_CURRENT_PROFILE_INDEX 0x66c 48 # define CURRENT_PROFILE_INDEX_MASK (0xf << 4) 51 #define CG_BIF_REQ_AND_RSP 0x7f4 52 #define CG_CLIENT_REQ(x) ((x) << 0) 53 #define CG_CLIENT_REQ_MASK (0xff << 0) 54 #define CG_CLIENT_REQ_SHIFT 0 56 #define CG_CLIENT_RESP_MASK (0xff << 8) 59 #define CLIENT_CG_REQ_MASK (0xff << 16) [all …]
|
/linux/drivers/net/dsa/ |
H A D | rzn1_a5psw.h | 18 #define A5PSW_REVISION 0x0 19 #define A5PSW_PORT_OFFSET(port) (0x400 * (port)) 21 #define A5PSW_PORT_ENA 0x8 26 #define A5PSW_UCAST_DEF_MASK 0xC 28 #define A5PSW_VLAN_VERIFY 0x10 29 #define A5PSW_VLAN_VERI_SHIFT 0 32 #define A5PSW_BCAST_DEF_MASK 0x14 33 #define A5PSW_MCAST_DEF_MASK 0x18 35 #define A5PSW_INPUT_LEARN 0x1C 39 #define A5PSW_MGMT_CFG 0x20 [all …]
|
/linux/arch/arm/boot/dts/ti/omap/ |
H A D | am335x-guardian.dts | 22 cpu@0 { 29 reg = <0x80000000 0x10000000>; /* 256 MB */ 34 pinctrl-0 = <&guardian_button_pins>; 54 pinctrl-0 = <&guardian_led_pins>; 73 pinctrl-0 = <&lcd_pins_default &lcd_disen_pins>; 87 hsync-active = <0>; 88 vsync-active = <0>; 93 ac-bias-intrpt = <0>; 97 fdd = <0x80>; 98 sync-edge = <0>; [all …]
|
H A D | am437x-gp-evm.dts | 57 pwms = <&ecap0 0 50000 PWM_POLARITY_INVERTED>; 58 brightness-levels = <0 51 53 56 62 75 101 152 255>; 68 pinctrl-0 = <&matrix_keypad_default>; 80 linux,keymap = <0x00000201 /* P1 */ 81 0x00010202 /* P2 */ 82 0x01000067 /* UP */ 83 0x0101006a /* RIGHT */ 84 0x02000069 /* LEFT */ 85 0x0201006c>; /* DOWN */ 103 #clock-cells = <0>; [all …]
|
/linux/arch/arm/mach-tegra/ |
H A D | sleep-tegra20.S | 23 #define EMC_CFG 0xc 24 #define EMC_ADR_CFG 0x10 25 #define EMC_NOP 0xdc 26 #define EMC_SELF_REF 0xe0 27 #define EMC_REQ_CTRL 0x2b0 28 #define EMC_EMC_STATUS 0x2b4 30 #define CLK_RESET_CCLK_BURST 0x20 31 #define CLK_RESET_CCLK_DIVIDER 0x24 32 #define CLK_RESET_SCLK_BURST 0x28 33 #define CLK_RESET_SCLK_DIVIDER 0x2c [all …]
|
/linux/drivers/pci/controller/dwc/ |
H A D | pcie-fu740.c | 41 #define SIFIVE_DEVICESRESETREG 0x28 43 #define PCIEX8MGMT_PERST_N 0x0 44 #define PCIEX8MGMT_APP_LTSSM_ENABLE 0x10 45 #define PCIEX8MGMT_APP_HOLD_PHY_RST 0x18 46 #define PCIEX8MGMT_DEVICE_TYPE 0x708 47 #define PCIEX8MGMT_PHY0_CR_PARA_ADDR 0x860 48 #define PCIEX8MGMT_PHY0_CR_PARA_RD_EN 0x870 49 #define PCIEX8MGMT_PHY0_CR_PARA_RD_DATA 0x878 50 #define PCIEX8MGMT_PHY0_CR_PARA_SEL 0x880 51 #define PCIEX8MGMT_PHY0_CR_PARA_WR_DATA 0x888 [all …]
|
/linux/drivers/media/pci/cx18/ |
H A D | cx18-av-core.h | 32 CX18_AV_SVIDEO_LUMA1 = 0x10, 33 CX18_AV_SVIDEO_LUMA2 = 0x20, 34 CX18_AV_SVIDEO_LUMA3 = 0x30, 35 CX18_AV_SVIDEO_LUMA4 = 0x40, 36 CX18_AV_SVIDEO_LUMA5 = 0x50, 37 CX18_AV_SVIDEO_LUMA6 = 0x60, 38 CX18_AV_SVIDEO_LUMA7 = 0x70, 39 CX18_AV_SVIDEO_LUMA8 = 0x80, 40 CX18_AV_SVIDEO_CHROMA4 = 0x400, 41 CX18_AV_SVIDEO_CHROMA5 = 0x500, [all …]
|
/linux/drivers/clk/stm32/ |
H A D | stm32mp25_rcc.h | 10 #define RCC_SECCFGR0 0x0 11 #define RCC_SECCFGR1 0x4 12 #define RCC_SECCFGR2 0x8 13 #define RCC_SECCFGR3 0xC 14 #define RCC_PRIVCFGR0 0x10 15 #define RCC_PRIVCFGR1 0x14 16 #define RCC_PRIVCFGR2 0x18 17 #define RCC_PRIVCFGR3 0x1C 18 #define RCC_RCFGLOCKR0 0x20 19 #define RCC_RCFGLOCKR1 0x24 [all …]
|
H A D | stm32mp13_rcc.h | 11 #define RCC_SECCFGR 0x0 12 #define RCC_MP_SREQSETR 0x100 13 #define RCC_MP_SREQCLRR 0x104 14 #define RCC_MP_APRSTCR 0x108 15 #define RCC_MP_APRSTSR 0x10c 16 #define RCC_PWRLPDLYCR 0x110 17 #define RCC_MP_GRSTCSETR 0x114 18 #define RCC_BR_RSTSCLRR 0x118 19 #define RCC_MP_RSTSSETR 0x11c 20 #define RCC_MP_RSTSCLRR 0x120 [all …]
|
H A D | clk-stm32mp1.c | 25 #define STM32MP1_RESET_ID_MASK GENMASK(15, 0) 29 #define RCC_OCENSETR 0x0C 30 #define RCC_HSICFGR 0x18 31 #define RCC_RDLSICR 0x144 32 #define RCC_PLL1CR 0x80 33 #define RCC_PLL1CFGR1 0x84 34 #define RCC_PLL1CFGR2 0x88 35 #define RCC_PLL2CR 0x94 36 #define RCC_PLL2CFGR1 0x98 37 #define RCC_PLL2CFGR2 0x9C [all …]
|
/linux/drivers/clk/renesas/ |
H A D | rcar-gen4-cpg.c | 31 #define CPG_PLLECR 0x0820 /* PLL Enable Control Register */ 36 #define CPG_PLL1CR0 0x830 /* PLLn Control Registers */ 37 #define CPG_PLL1CR1 0x8b0 38 #define CPG_PLL2CR0 0x834 39 #define CPG_PLL2CR1 0x8b8 40 #define CPG_PLL3CR0 0x83c 41 #define CPG_PLL3CR1 0x8c0 42 #define CPG_PLL4CR0 0x844 43 #define CPG_PLL4CR1 0x8c8 44 #define CPG_PLL6CR0 0x84c [all …]
|
/linux/arch/arm/boot/dts/nxp/imx/ |
H A D | imx6dl-pinfunc.h | 13 #define MX6QDL_PAD_CSI0_DAT10__IPU1_CSI0_DATA10 0x04c 0x360 0x000 0x0 0x0 14 #define MX6QDL_PAD_CSI0_DAT10__AUD3_RXC 0x04c 0x360 0x000 0x1 0x0 15 #define MX6QDL_PAD_CSI0_DAT10__ECSPI2_MISO 0x04c 0x360 0x7f8 0x2 0x0 16 #define MX6QDL_PAD_CSI0_DAT10__UART1_TX_DATA 0x04c 0x360 0x000 0x3 0x0 17 #define MX6QDL_PAD_CSI0_DAT10__UART1_RX_DATA 0x04c 0x360 0x8fc 0x3 0x0 18 #define MX6QDL_PAD_CSI0_DAT10__GPIO5_IO28 0x04c 0x360 0x000 0x5 0x0 19 #define MX6QDL_PAD_CSI0_DAT10__ARM_TRACE07 0x04c 0x360 0x000 0x7 0x0 20 #define MX6QDL_PAD_CSI0_DAT11__IPU1_CSI0_DATA11 0x050 0x364 0x000 0x0 0x0 21 #define MX6QDL_PAD_CSI0_DAT11__AUD3_RXFS 0x050 0x364 0x000 0x1 0x0 22 #define MX6QDL_PAD_CSI0_DAT11__ECSPI2_SS0 0x050 0x364 0x800 0x2 0x0 [all …]
|
H A D | imx51-pinfunc.h | 13 #define MX51_PAD_EIM_D16__AUD4_RXFS 0x05c 0x3f0 0x000 0x5 0x0 14 #define MX51_PAD_EIM_D16__AUD5_TXD 0x05c 0x3f0 0x8d8 0x7 0x0 15 #define MX51_PAD_EIM_D16__EIM_D16 0x05c 0x3f0 0x000 0x0 0x0 16 #define MX51_PAD_EIM_D16__GPIO2_0 0x05c 0x3f0 0x000 0x1 0x0 17 #define MX51_PAD_EIM_D16__I2C1_SDA 0x05c 0x3f0 0x9b4 0x4 0x0 18 #define MX51_PAD_EIM_D16__UART2_CTS 0x05c 0x3f0 0x000 0x3 0x0 19 #define MX51_PAD_EIM_D16__USBH2_DATA0 0x05c 0x3f0 0x000 0x2 0x0 20 #define MX51_PAD_EIM_D17__AUD5_RXD 0x060 0x3f4 0x8d4 0x7 0x0 21 #define MX51_PAD_EIM_D17__EIM_D17 0x060 0x3f4 0x000 0x0 0x0 22 #define MX51_PAD_EIM_D17__GPIO2_1 0x060 0x3f4 0x000 0x1 0x0 [all …]
|
H A D | imx35-pinfunc.h | 13 #define MX35_PAD_CAPTURE__GPT_CAPIN1 0x004 0x328 0x000 0x0 0x0 14 #define MX35_PAD_CAPTURE__GPT_CMPOUT2 0x004 0x328 0x000 0x1 0x0 15 #define MX35_PAD_CAPTURE__CSPI2_SS1 0x004 0x328 0x7f4 0x2 0x0 16 #define MX35_PAD_CAPTURE__EPIT1_EPITO 0x004 0x328 0x000 0x3 0x0 17 #define MX35_PAD_CAPTURE__CCM_CLK32K 0x004 0x328 0x7d0 0x4 0x0 18 #define MX35_PAD_CAPTURE__GPIO1_4 0x004 0x328 0x850 0x5 0x0 19 #define MX35_PAD_COMPARE__GPT_CMPOUT1 0x008 0x32c 0x000 0x0 0x0 20 #define MX35_PAD_COMPARE__GPT_CAPIN2 0x008 0x32c 0x000 0x1 0x0 21 #define MX35_PAD_COMPARE__GPT_CMPOUT3 0x008 0x32c 0x000 0x2 0x0 22 #define MX35_PAD_COMPARE__EPIT2_EPITO 0x008 0x32c 0x000 0x3 0x0 [all …]
|
H A D | imx6q-pinfunc.h | 13 #define MX6QDL_PAD_SD2_DAT1__SD2_DATA1 0x04c 0x360 0x000 0x0 0x0 14 #define MX6QDL_PAD_SD2_DAT1__ECSPI5_SS0 0x04c 0x360 0x834 0x1 0x0 15 #define MX6QDL_PAD_SD2_DAT1__EIM_CS2_B 0x04c 0x360 0x000 0x2 0x0 16 #define MX6QDL_PAD_SD2_DAT1__AUD4_TXFS 0x04c 0x360 0x7c8 0x3 0x0 17 #define MX6QDL_PAD_SD2_DAT1__KEY_COL7 0x04c 0x360 0x8f0 0x4 0x0 18 #define MX6QDL_PAD_SD2_DAT1__GPIO1_IO14 0x04c 0x360 0x000 0x5 0x0 19 #define MX6QDL_PAD_SD2_DAT2__SD2_DATA2 0x050 0x364 0x000 0x0 0x0 20 #define MX6QDL_PAD_SD2_DAT2__ECSPI5_SS1 0x050 0x364 0x838 0x1 0x0 21 #define MX6QDL_PAD_SD2_DAT2__EIM_CS3_B 0x050 0x364 0x000 0x2 0x0 22 #define MX6QDL_PAD_SD2_DAT2__AUD4_TXD 0x050 0x364 0x7b8 0x3 0x0 [all …]
|
/linux/drivers/crypto/marvell/cesa/ |
H A D | cesa.h | 11 #define CESA_ENGINE_OFF(i) (((i) * 0x2000)) 13 #define CESA_TDMA_BYTE_CNT 0x800 14 #define CESA_TDMA_SRC_ADDR 0x810 15 #define CESA_TDMA_DST_ADDR 0x820 16 #define CESA_TDMA_NEXT_ADDR 0x830 18 #define CESA_TDMA_CONTROL 0x840 19 #define CESA_TDMA_DST_BURST GENMASK(2, 0) 33 #define CESA_TDMA_CUR 0x870 34 #define CESA_TDMA_ERROR_CAUSE 0x8c8 35 #define CESA_TDMA_ERROR_MSK 0x8cc [all …]
|
/linux/drivers/pinctrl/tegra/ |
H A D | pinctrl-tegra20.c | 29 #define TEGRA_PIN_VI_GP6_PA0 _GPIO(0) 1962 #define TRISTATE_REG_A 0x14 1963 #define PIN_MUX_CTL_REG_A 0x80 1964 #define PULLUPDOWN_REG_A 0xa0 1965 #define PINGROUP_REG_A 0x868 1987 .tri_bank = 0, \ 1995 .parked_bitmask = 0, \ 2009 .parked_bitmask = 0, \ 2025 .parked_bitmask = 0, \ 2046 MUX_PG(ata, IDE, NAND, GMI, RSVD4, 0x14, 0, 0x80, 24, 0xa0, 0), [all …]
|
H A D | pinctrl-tegra30.c | 24 #define TEGRA_PIN_CLK_32K_OUT_PA0 _GPIO(0) 278 #define TEGRA_PIN_CLK_32K_IN _PIN(0) 2099 #define DRV_PINGROUP_REG_A 0x868 /* bank 0 */ 2100 #define PINGROUP_REG_A 0x3000 /* bank 1 */ 2121 .mux_bit = 0, \ 2134 .parked_bitmask = 0, \ 2153 .drv_bank = 0, \ 2166 .parked_bitmask = 0, \ 2171 …PINGROUP(clk_32k_out_pa0, BLINK, RSVD2, RSVD3, RSVD4, 0x331c, N, … 2172 …PINGROUP(uart3_cts_n_pa1, UARTC, RSVD2, GMI, RSVD4, 0x317c, N, … [all …]
|
/linux/drivers/net/ethernet/chelsio/cxgb/ |
H A D | regs.h | 33 #define A_SG_CONTROL 0x0 35 #define S_CMDQ0_ENABLE 0 60 #define M_CMDQ_PRIORITY 0x3 93 #define M_RX_PKT_OFFSET 0x7 101 #define A_SG_DOORBELL 0x4 102 #define A_SG_CMD0BASELWR 0x8 103 #define A_SG_CMD0BASEUPR 0xc 104 #define A_SG_CMD1BASELWR 0x10 105 #define A_SG_CMD1BASEUPR 0x14 106 #define A_SG_FL0BASELWR 0x18 [all …]
|
/linux/include/linux/mfd/madera/ |
H A D | registers.h | 14 #define MADERA_SOFTWARE_RESET 0x00 15 #define MADERA_HARDWARE_REVISION 0x01 16 #define MADERA_CTRL_IF_CFG_1 0x08 17 #define MADERA_CTRL_IF_CFG_2 0x09 18 #define MADERA_CTRL_IF_CFG_3 0x0A 19 #define MADERA_WRITE_SEQUENCER_CTRL_0 0x16 20 #define MADERA_WRITE_SEQUENCER_CTRL_1 0x17 21 #define MADERA_WRITE_SEQUENCER_CTRL_2 0x18 22 #define MADERA_TONE_GENERATOR_1 0x20 23 #define MADERA_TONE_GENERATOR_2 0x21 [all …]
|
/linux/drivers/mfd/ |
H A D | cs47l15-tables.c | 19 { 0x8C, 0x5555 }, 20 { 0x8C, 0xAAAA }, 21 { 0x314, 0x0080 }, 22 { 0x4A8, 0x6023 }, 23 { 0x4A9, 0x6023 }, 24 { 0x4D4, 0x0008 }, 25 { 0x4CF, 0x0F00 }, 26 { 0x4D7, 0x1B2B }, 27 { 0x8C, 0xCCCC }, 28 { 0x8C, 0x3333 }, [all …]
|