/linux/arch/arm64/boot/dts/freescale/ |
H A D | imx8mm-mx8menlo.dts | 22 pinctrl-0 = <&pinctrl_led>; 40 pinctrl-0 = <&pinctrl_beeper>; 47 #clock-cells = <0>; 54 #size-cells = <0>; 56 pinctrl-0 = <&pinctrl_ecspi1>; 61 canfd: can@0 { 66 reg = <0>; 73 pinctrl-0 = <&pinctrl_ecspi2 &pinctrl_gpio1>; 77 spidev@0 { 79 reg = <0>; [all …]
|
H A D | imx8mp-verdin.dtsi | 25 brightness-levels = <0 45 63 88 119 158 203 255>; 30 pinctrl-0 = <&pinctrl_i2s_2_d_out_dsi_1_bkl_en>; 33 pwms = <&pwm3 0 6666667 PWM_POLARITY_INVERTED>; 39 brightness-levels = <0 45 63 88 119 158 203 255>; 44 pwms = <&pwm2 0 6666667 PWM_POLARITY_INVERTED>; 53 pinctrl-0 = <&pinctrl_usb_1_id>; 68 pinctrl-0 = <&pinctrl_gpio_keys>; 73 gpios = <&gpio4 0 GPIO_ACTIVE_LOW>; 117 pinctrl-0 = <&pinctrl_reg_eth>; 149 pinctrl-0 = <&pinctrl_usb1_vbus>; [all …]
|
/linux/drivers/media/platform/chips-media/coda/ |
H A D | coda_regs.h | 14 #define CODA_REG_BIT_CODE_RUN 0x000 15 #define CODA_REG_RUN_ENABLE (1 << 0) 16 #define CODA_REG_BIT_CODE_DOWN 0x004 17 #define CODA_DOWN_ADDRESS_SET(x) (((x) & 0xffff) << 16) 18 #define CODA_DOWN_DATA_SET(x) ((x) & 0xffff) 19 #define CODA_REG_BIT_HOST_IN_REQ 0x008 20 #define CODA_REG_BIT_INT_CLEAR 0x00c 21 #define CODA_REG_BIT_INT_CLEAR_SET 0x1 22 #define CODA_REG_BIT_INT_STATUS 0x010 23 #define CODA_REG_BIT_CODE_RESET 0x014 [all …]
|
/linux/drivers/gpu/drm/nouveau/nvkm/falcon/ |
H A D | v1.c | 38 reg = start | BIT(24) | (secure ? BIT(28) : 0); in nvkm_falcon_v1_load_imem() 39 nvkm_falcon_wr32(falcon, 0x180 + (port * 16), reg); in nvkm_falcon_v1_load_imem() 40 for (i = 0; i < size / 4; i++) { in nvkm_falcon_v1_load_imem() 42 if ((i & 0x3f) == 0) in nvkm_falcon_v1_load_imem() 43 nvkm_falcon_wr32(falcon, 0x188 + (port * 16), tag++); in nvkm_falcon_v1_load_imem() 44 nvkm_falcon_wr32(falcon, 0x184 + (port * 16), ((u32 *)data)[i]); in nvkm_falcon_v1_load_imem() 55 if ((i & 0x3f) == 0) in nvkm_falcon_v1_load_imem() 56 nvkm_falcon_wr32(falcon, 0x188 + (port * 16), tag++); in nvkm_falcon_v1_load_imem() 57 nvkm_falcon_wr32(falcon, 0x184 + (port * 16), in nvkm_falcon_v1_load_imem() 62 /* code must be padded to 0x40 words */ in nvkm_falcon_v1_load_imem() [all …]
|
/linux/drivers/pinctrl/ |
H A D | pinctrl-rockchip.c | 53 #define IOMUX_GPIO_ONLY BIT(0) 102 .pull_type[0] = pull0, \ 140 .pull_type[0] = pull0, \ 165 .pull_type[0] = pull0, \ 230 .pull_type[0] = pull0, \ 270 for (i = 0; i < info->ngroups; i++) { in pinctrl_name_to_group() 300 for (i = 0; i < info->ctrl->nr_banks; i++, b++) { in bank_num_to_bank() 339 return 0; in rockchip_get_group_pins() 379 new_map[0].type = PIN_MAP_TYPE_MUX_GROUP; in rockchip_dt_node_to_map() 380 new_map[0].data.mux.function = parent->name; in rockchip_dt_node_to_map() [all …]
|
/linux/Documentation/devicetree/bindings/nvmem/ |
H A D | mediatek,efuse.yaml | 23 pattern: "^efuse@[0-9a-f]+$" 58 reg = <0x11c10000 0x1000>; 63 reg = <0x184 0x1>; 64 bits = <0 5>; 67 reg = <0x184 0x2>; 71 reg = <0x185 0x1>; 75 reg = <0x186 0x1>; 76 bits = <0 5>; 79 reg = <0x186 0x2>; 83 reg = <0x187 0x1>; [all …]
|
/linux/drivers/phy/qualcomm/ |
H A D | phy-qcom-qmp-qserdes-txrx-v5.h | 11 #define QSERDES_V5_TX_BIST_MODE_LANENO 0x000 12 #define QSERDES_V5_TX_BIST_INVERT 0x004 13 #define QSERDES_V5_TX_CLKBUF_ENABLE 0x008 14 #define QSERDES_V5_TX_TX_EMP_POST1_LVL 0x00c 15 #define QSERDES_V5_TX_TX_IDLE_LVL_LARGE_AMP 0x010 16 #define QSERDES_V5_TX_TX_DRV_LVL 0x014 17 #define QSERDES_V5_TX_TX_DRV_LVL_OFFSET 0x018 18 #define QSERDES_V5_TX_RESET_TSYNC_EN 0x01c 19 #define QSERDES_V5_TX_PRE_STALL_LDO_BOOST_EN 0x020 20 #define QSERDES_V5_TX_TX_BAND 0x024 [all …]
|
H A D | phy-qcom-qmp-pcs-pcie-v5_20.h | 10 #define QPHY_V5_20_PCS_PCIE_POWER_STATE_CONFIG2 0x00c 11 #define QPHY_V5_20_PCS_PCIE_ENDPOINT_REFCLK_DRIVE 0x01c 12 #define QPHY_V5_20_PCS_PCIE_OSC_DTCT_MODE2_CONFIG5 0x084 13 #define QPHY_V5_20_PCS_PCIE_OSC_DTCT_ACTIONS 0x090 14 #define QPHY_V5_20_PCS_PCIE_EQ_CONFIG1 0x0a0 15 #define QPHY_V5_20_PCS_PCIE_PRESET_P10_POST 0x0e0 16 #define QPHY_V5_20_PCS_PCIE_G4_EQ_CONFIG2 0x0fc 17 #define QPHY_V5_20_PCS_PCIE_G4_EQ_CONFIG5 0x108 18 #define QPHY_V5_20_PCS_PCIE_G4_PRE_GAIN 0x15c 19 #define QPHY_V5_20_PCS_PCIE_RX_MARGINING_CONFIG3 0x184 [all …]
|
H A D | phy-qcom-qmp-pcs-pcie-v6_20.h | 10 #define QPHY_PCIE_V6_20_PCS_POWER_STATE_CONFIG2 0x00c 11 #define QPHY_PCIE_V6_20_PCS_TX_RX_CONFIG 0x018 12 #define QPHY_PCIE_V6_20_PCS_ENDPOINT_REFCLK_DRIVE 0x01c 13 #define QPHY_PCIE_V6_20_PCS_OSC_DTCT_ATCIONS 0x090 14 #define QPHY_PCIE_V6_20_PCS_EQ_CONFIG1 0x0a0 15 #define QPHY_PCIE_V6_20_PCS_G3_RXEQEVAL_TIME 0x0f0 16 #define QPHY_PCIE_V6_20_PCS_G4_RXEQEVAL_TIME 0x0f4 17 #define QPHY_PCIE_V6_20_PCS_EQ_CONFIG5 0x108 18 #define QPHY_PCIE_V6_20_PCS_G4_PRE_GAIN 0x15c 19 #define QPHY_PCIE_V6_20_PCS_RX_MARGINING_CONFIG1 0x17c [all …]
|
H A D | phy-qcom-qmp-qserdes-txrx-v7.h | 9 #define QSERDES_V7_TX_CLKBUF_ENABLE 0x08 10 #define QSERDES_V7_TX_RESET_TSYNC_EN 0x1c 11 #define QSERDES_V7_TX_PRE_STALL_LDO_BOOST_EN 0x20 12 #define QSERDES_V7_TX_TX_BAND 0x24 13 #define QSERDES_V7_TX_INTERFACE_SELECT 0x2c 14 #define QSERDES_V7_TX_RES_CODE_LANE_TX 0x34 15 #define QSERDES_V7_TX_RES_CODE_LANE_RX 0x38 16 #define QSERDES_V7_TX_RES_CODE_LANE_OFFSET_TX 0x3c 17 #define QSERDES_V7_TX_RES_CODE_LANE_OFFSET_RX 0x40 18 #define QSERDES_V7_TX_PARRATE_REC_DETECT_IDLE_EN 0x60 [all …]
|
H A D | phy-qcom-qmp-qserdes-pll.h | 10 #define QSERDES_PLL_BG_TIMER 0x00c 11 #define QSERDES_PLL_SSC_EN_CENTER 0x010 12 #define QSERDES_PLL_SSC_ADJ_PER1 0x014 13 #define QSERDES_PLL_SSC_ADJ_PER2 0x018 14 #define QSERDES_PLL_SSC_PER1 0x01c 15 #define QSERDES_PLL_SSC_PER2 0x020 16 #define QSERDES_PLL_SSC_STEP_SIZE1_MODE0 0x024 17 #define QSERDES_PLL_SSC_STEP_SIZE2_MODE0 0x028 18 #define QSERDES_PLL_SSC_STEP_SIZE1_MODE1 0x02c 19 #define QSERDES_PLL_SSC_STEP_SIZE2_MODE1 0x030 [all …]
|
H A D | phy-qcom-qmp-qserdes-txrx-v6.h | 9 #define QSERDES_V6_TX_CLKBUF_ENABLE 0x08 10 #define QSERDES_V6_TX_TX_EMP_POST1_LVL 0x0c 11 #define QSERDES_V6_TX_TX_DRV_LVL 0x14 12 #define QSERDES_V6_TX_RESET_TSYNC_EN 0x1c 13 #define QSERDES_V6_TX_PRE_STALL_LDO_BOOST_EN 0x20 14 #define QSERDES_V6_TX_TX_BAND 0x24 15 #define QSERDES_V6_TX_INTERFACE_SELECT 0x2c 16 #define QSERDES_V6_TX_RES_CODE_LANE_TX 0x34 17 #define QSERDES_V6_TX_RES_CODE_LANE_RX 0x38 18 #define QSERDES_V6_TX_RES_CODE_LANE_OFFSET_TX 0x3c [all …]
|
H A D | phy-qcom-qmp-qserdes-com-v6.h | 11 #define QSERDES_V6_COM_SSC_STEP_SIZE1_MODE1 0x00 12 #define QSERDES_V6_COM_SSC_STEP_SIZE2_MODE1 0x04 13 #define QSERDES_V6_COM_CP_CTRL_MODE1 0x10 14 #define QSERDES_V6_COM_PLL_RCTRL_MODE1 0x14 15 #define QSERDES_V6_COM_PLL_CCTRL_MODE1 0x18 16 #define QSERDES_V6_COM_CORECLK_DIV_MODE1 0x1c 17 #define QSERDES_V6_COM_LOCK_CMP1_MODE1 0x20 18 #define QSERDES_V6_COM_LOCK_CMP2_MODE1 0x24 19 #define QSERDES_V6_COM_DEC_START_MODE1 0x28 20 #define QSERDES_V6_COM_DEC_START_MSB_MODE1 0x2c [all …]
|
H A D | phy-qcom-qmp-qserdes-com-v7.h | 11 #define QSERDES_V7_COM_SSC_STEP_SIZE1_MODE1 0x00 12 #define QSERDES_V7_COM_SSC_STEP_SIZE2_MODE1 0x04 13 #define QSERDES_V7_COM_CP_CTRL_MODE1 0x10 14 #define QSERDES_V7_COM_PLL_RCTRL_MODE1 0x14 15 #define QSERDES_V7_COM_PLL_CCTRL_MODE1 0x18 16 #define QSERDES_V7_COM_CORECLK_DIV_MODE1 0x1c 17 #define QSERDES_V7_COM_LOCK_CMP1_MODE1 0x20 18 #define QSERDES_V7_COM_LOCK_CMP2_MODE1 0x24 19 #define QSERDES_V7_COM_DEC_START_MODE1 0x28 20 #define QSERDES_V7_COM_DEC_START_MSB_MODE1 0x2c [all …]
|
H A D | phy-qcom-qmp-qserdes-txrx-v5_20.h | 10 #define QSERDES_V5_20_TX_RES_CODE_LANE_OFFSET_TX 0x30 11 #define QSERDES_V5_20_TX_RES_CODE_LANE_OFFSET_RX 0x34 12 #define QSERDES_V5_20_TX_LANE_MODE_1 0x78 13 #define QSERDES_V5_20_TX_LANE_MODE_2 0x7c 14 #define QSERDES_V5_20_TX_LANE_MODE_3 0x80 15 #define QSERDES_V5_20_TX_RCV_DETECT_LVL_2 0x90 16 #define QSERDES_V5_20_TX_VMODE_CTRL1 0xb0 17 #define QSERDES_V5_20_TX_PI_QEC_CTRL 0xcc 20 #define QSERDES_V5_20_RX_UCDR_FO_GAIN_RATE2 0x008 21 #define QSERDES_V5_20_RX_UCDR_FO_GAIN_RATE3 0x00c [all …]
|
/linux/drivers/video/fbdev/omap2/omapfb/dss/ |
H A D | hdmi4_core.h | 15 #define HDMI_CORE_SYS_VND_IDL 0x0 16 #define HDMI_CORE_SYS_DEV_IDL 0x8 17 #define HDMI_CORE_SYS_DEV_IDH 0xC 18 #define HDMI_CORE_SYS_DEV_REV 0x10 19 #define HDMI_CORE_SYS_SRST 0x14 20 #define HDMI_CORE_SYS_SYS_CTRL1 0x20 21 #define HDMI_CORE_SYS_SYS_STAT 0x24 22 #define HDMI_CORE_SYS_SYS_CTRL3 0x28 23 #define HDMI_CORE_SYS_DCTL 0x34 24 #define HDMI_CORE_SYS_DE_DLY 0xC8 [all …]
|
/linux/drivers/gpu/drm/omapdrm/dss/ |
H A D | hdmi4_core.h | 15 #define HDMI_CORE_SYS_VND_IDL 0x0 16 #define HDMI_CORE_SYS_DEV_IDL 0x8 17 #define HDMI_CORE_SYS_DEV_IDH 0xC 18 #define HDMI_CORE_SYS_DEV_REV 0x10 19 #define HDMI_CORE_SYS_SRST 0x14 20 #define HDMI_CORE_SYS_SYS_CTRL1 0x20 21 #define HDMI_CORE_SYS_SYS_STAT 0x24 22 #define HDMI_CORE_SYS_SYS_CTRL3 0x28 23 #define HDMI_CORE_SYS_DCTL 0x34 24 #define HDMI_CORE_SYS_DE_DLY 0xC8 [all …]
|
/linux/Documentation/devicetree/bindings/spi/ |
H A D | brcm,spi-bcm-qspi.yaml | 103 reg = <0xf03e3400 0x188>, <0xf03e3200 0x50>, <0xf03e0920 0x4>; 105 interrupts = <0x5>, <0x6>, <0x1>, <0x2>, <0x3>, <0x4>, <0x0>; 115 #address-cells = <0x1>; 116 #size-cells = <0x0>; 118 flash@0 { 119 #size-cells = <0x2>; 120 #address-cells = <0x2>; 122 reg = <0x0>; 123 spi-max-frequency = <0x2625a00>; 132 reg = <0xf0416000 0x180>; [all …]
|
/linux/drivers/clk/meson/ |
H A D | s4-pll.h | 10 #define ANACTRL_FIXPLL_CTRL0 0x040 11 #define ANACTRL_FIXPLL_CTRL1 0x044 12 #define ANACTRL_FIXPLL_CTRL3 0x04c 13 #define ANACTRL_GP0PLL_CTRL0 0x080 14 #define ANACTRL_GP0PLL_CTRL1 0x084 15 #define ANACTRL_GP0PLL_CTRL2 0x088 16 #define ANACTRL_GP0PLL_CTRL3 0x08c 17 #define ANACTRL_GP0PLL_CTRL4 0x090 18 #define ANACTRL_GP0PLL_CTRL5 0x094 19 #define ANACTRL_GP0PLL_CTRL6 0x098 [all …]
|
H A D | s4-peripherals.h | 10 #define CLKCTRL_RTC_BY_OSCIN_CTRL0 0x008 11 #define CLKCTRL_RTC_BY_OSCIN_CTRL1 0x00c 12 #define CLKCTRL_RTC_CTRL 0x010 13 #define CLKCTRL_SYS_CLK_CTRL0 0x040 14 #define CLKCTRL_SYS_CLK_EN0_REG0 0x044 15 #define CLKCTRL_SYS_CLK_EN0_REG1 0x048 16 #define CLKCTRL_SYS_CLK_EN0_REG2 0x04c 17 #define CLKCTRL_SYS_CLK_EN0_REG3 0x050 18 #define CLKCTRL_CECA_CTRL0 0x088 19 #define CLKCTRL_CECA_CTRL1 0x08c [all …]
|
/linux/arch/arm/boot/dts/nxp/vf/ |
H A D | vf610-pinfunc.h | 14 #define ALT0 0x0 15 #define ALT1 0x1 16 #define ALT2 0x2 17 #define ALT3 0x3 18 #define ALT4 0x4 19 #define ALT5 0x5 20 #define ALT6 0x6 21 #define ALT7 0x7 24 #define VF610_PAD_PTA6__GPIO_0 0x000 0x000 ALT0 0x0 25 #define VF610_PAD_PTA6__RMII_CLKOUT 0x000 0x000 ALT1 0x0 [all …]
|
/linux/include/dt-bindings/clock/ |
H A D | dm816.h | 8 #define DM816_CLKCTRL_OFFSET 0x0 12 #define DM816_USB_OTG_HS_CLKCTRL DM816_CLKCTRL_INDEX(0x58) 15 #define DM816_UART1_CLKCTRL DM816_CLKCTRL_INDEX(0x150) 16 #define DM816_UART2_CLKCTRL DM816_CLKCTRL_INDEX(0x154) 17 #define DM816_UART3_CLKCTRL DM816_CLKCTRL_INDEX(0x158) 18 #define DM816_GPIO1_CLKCTRL DM816_CLKCTRL_INDEX(0x15c) 19 #define DM816_GPIO2_CLKCTRL DM816_CLKCTRL_INDEX(0x160) 20 #define DM816_I2C1_CLKCTRL DM816_CLKCTRL_INDEX(0x164) 21 #define DM816_I2C2_CLKCTRL DM816_CLKCTRL_INDEX(0x168) 22 #define DM816_TIMER1_CLKCTRL DM816_CLKCTRL_INDEX(0x170) [all …]
|
/linux/arch/xtensa/include/asm/ |
H A D | mxregs.h | 20 * 00nn 0...0p..p Interrupt Routing, route IRQ n to processor p 21 * 01pp 0...0d..d 16 bits (d) 'ored' as single IPI to processor p 22 * 0180 0...0m..m Clear enable specified by mask (m) 23 * 0184 0...0m..m Set enable specified by mask (m) 24 * 0190 0...0x..x 8-bit IPI partition register 30 * 0200 0...0m..m RunStall core 'n' 34 #define MIROUT(irq) (0x000 + (irq)) 35 #define MIPICAUSE(cpu) (0x100 + (cpu)) 36 #define MIPISET(cause) (0x140 + (cause)) 37 #define MIENG 0x180 [all …]
|
/linux/arch/powerpc/platforms/83xx/ |
H A D | mpc83xx.h | 8 #define MPC83XX_SCCR_OFFS 0xA08 9 #define MPC83XX_SCCR_USB_MASK 0x00f00000 10 #define MPC83XX_SCCR_USB_MPHCM_11 0x00c00000 11 #define MPC83XX_SCCR_USB_MPHCM_01 0x00400000 12 #define MPC83XX_SCCR_USB_MPHCM_10 0x00800000 13 #define MPC83XX_SCCR_USB_DRCM_11 0x00300000 14 #define MPC83XX_SCCR_USB_DRCM_01 0x00100000 15 #define MPC83XX_SCCR_USB_DRCM_10 0x00200000 16 #define MPC8315_SCCR_USB_MASK 0x00c00000 17 #define MPC8315_SCCR_USB_DRCM_11 0x00c00000 [all …]
|
/linux/drivers/gpu/drm/amd/include/asic_reg/smu/ |
H A D | smu_8_0_d.h | 27 #define ixTHM_TCON_CSR_CONFIG 0xd82014a4 28 #define ixTHM_TCON_CSR_DATA 0xd82014a8 29 #define ixTHM_TCON_HTC 0xd8200c64 30 #define ixTHM_TCON_CUR_TMP 0xd8200ca4 31 #define ixTHM_TCON_THERM_TRIP 0xd8200ce4 32 #define ixTHM_GPIO_PROCHOT_CTRL 0xd8200d00 33 #define ixTHM_GPIO_THERMTRIP_CTRL 0xd8200d04 34 #define ixTHM_THERMAL_INT_ENA 0xd8200d10 35 #define ixTHM_THERMAL_INT_CTRL 0xd8200d14 36 #define ixTHM_THERMAL_INT_STATUS 0xd8200d18 [all …]
|