/freebsd/sys/contrib/device-tree/Bindings/display/ |
H A D | zte,vou.txt | 79 ranges = <0 0x1440000 0x10000>; 81 dpc: dpc@0 { 83 reg = <0x0000 0x1000>, <0x1000 0x1000>, 84 <0x5000 0x1000>, <0x6000 0x1000>, 85 <0xa000 0x1000>; 98 reg = <0x8000 0x1000>; 102 zte,vga-power-control = <&sysctrl 0x170 0xe0>; 107 reg = <0xc000 0x4000>; 117 reg = <0x2000 0x1000>; 118 zte,tvenc-power-control = <&sysctrl 0x170 0x10>;
|
/freebsd/sys/contrib/device-tree/Bindings/soc/imx/ |
H A D | fsl,imx-anatop.yaml | 65 reg = <0x020c8000 0x1000>; 75 anatop-reg-offset = <0x120>; 78 anatop-min-bit-val = <0>; 81 anatop-enable-bit = <0>; 90 anatop-reg-offset = <0x140>; 91 anatop-vol-bit-shift = <0>; 93 anatop-delay-reg-offset = <0x170>; 107 anatop-reg-offset = <0x140>; 110 anatop-delay-reg-offset = <0x170>; 126 #thermal-sensor-cells = <0>;
|
/freebsd/sys/contrib/device-tree/Bindings/phy/ |
H A D | qcom,qmp-pcie-phy.yaml | 68 "^phy@[0-9a-f]+$": 86 const: 0 92 const: 0 208 "^phy@[0-9a-f]+$": 231 "^phy@[0-9a-f]+$": 251 "^phy@[0-9a-f]+$": 264 reg = <0x01c0e000 0x1c0>; 267 ranges = <0x0 0x01c0e000 0x1000>; 282 reg = <0x200 0x170>, 283 <0x400 0x200>, [all …]
|
/freebsd/sys/contrib/device-tree/Bindings/sound/ |
H A D | sprd-mcdt.txt | 17 reg = <0 0x41490000 0 0x170>;
|
/freebsd/sys/contrib/device-tree/src/arm64/freescale/ |
H A D | imx8mm-pinfunc.h | 14 #define MX8MM_IOMUXC_GPIO1_IO00_GPIO1_IO0 0x028 0x290 0x000 0x0 0… 15 #define MX8MM_IOMUXC_GPIO1_IO00_CCMSRCGPCMIX_ENET_PHY_REF_CLK_ROOT 0x028 0x290 0x4C0 0x1 0… 16 #define MX8MM_IOMUXC_GPIO1_IO00_ANAMIX_REF_CLK_32K 0x028 0x290 0x000 0x5 0… 17 #define MX8MM_IOMUXC_GPIO1_IO00_CCMSRCGPCMIX_EXT_CLK1 0x028 0x290 0x000 0x6 0… 18 #define MX8MM_IOMUXC_GPIO1_IO00_SJC_FAIL 0x028 0x290 0x000 0x7 0… 19 #define MX8MM_IOMUXC_GPIO1_IO01_GPIO1_IO1 0x02C 0x294 0x000 0x0 0… 20 #define MX8MM_IOMUXC_GPIO1_IO01_PWM1_OUT 0x02C 0x294 0x000 0x1 0… 21 #define MX8MM_IOMUXC_GPIO1_IO01_ANAMIX_REF_CLK_24M 0x02C 0x294 0x4BC 0x5 0… 22 #define MX8MM_IOMUXC_GPIO1_IO01_CCMSRCGPCMIX_EXT_CLK2 0x02C 0x294 0x000 0x6 0… 23 #define MX8MM_IOMUXC_GPIO1_IO01_SJC_ACTIVE 0x02C 0x294 0x000 0x7 0… [all …]
|
H A D | imx8mq-pinfunc.h | 15 #define MX8MQ_IOMUXC_PMIC_STBY_REQ_CCMSRCGPCMIX_PMIC_STBY_REQ 0x014 0x27C 0x000 0x0 0… 16 #define MX8MQ_IOMUXC_PMIC_ON_REQ_SNVSMIX_PMIC_ON_REQ 0x018 0x280 0x000 0x0 0… 17 #define MX8MQ_IOMUXC_ONOFF_SNVSMIX_ONOFF 0x01C 0x284 0x000 0x0 0… 18 #define MX8MQ_IOMUXC_POR_B_SNVSMIX_POR_B 0x020 0x288 0x000 0x0 0… 19 #define MX8MQ_IOMUXC_RTC_RESET_B_SNVSMIX_RTC_RESET_B 0x024 0x28C 0x000 0x0 0… 20 #define MX8MQ_IOMUXC_GPIO1_IO00_GPIO1_IO0 0x028 0x290 0x000 0x0 0… 21 #define MX8MQ_IOMUXC_GPIO1_IO00_CCMSRCGPCMIX_ENET_PHY_REF_CLK_ROOT 0x028 0x290 0x4C0 0x1 0… 22 #define MX8MQ_IOMUXC_GPIO1_IO00_ANAMIX_REF_CLK_32K 0x028 0x290 0x000 0x5 0… 23 #define MX8MQ_IOMUXC_GPIO1_IO00_CCMSRCGPCMIX_EXT_CLK1 0x028 0x290 0x000 0x6 0… 24 #define MX8MQ_IOMUXC_GPIO1_IO00_SJC_FAIL 0x028 0x290 0x000 0x7 0… [all …]
|
/freebsd/sys/contrib/device-tree/include/dt-bindings/clock/ |
H A D | dm816.h | 8 #define DM816_CLKCTRL_OFFSET 0x0 12 #define DM816_USB_OTG_HS_CLKCTRL DM816_CLKCTRL_INDEX(0x58) 15 #define DM816_UART1_CLKCTRL DM816_CLKCTRL_INDEX(0x150) 16 #define DM816_UART2_CLKCTRL DM816_CLKCTRL_INDEX(0x154) 17 #define DM816_UART3_CLKCTRL DM816_CLKCTRL_INDEX(0x158) 18 #define DM816_GPIO1_CLKCTRL DM816_CLKCTRL_INDEX(0x15c) 19 #define DM816_GPIO2_CLKCTRL DM816_CLKCTRL_INDEX(0x160) 20 #define DM816_I2C1_CLKCTRL DM816_CLKCTRL_INDEX(0x164) 21 #define DM816_I2C2_CLKCTRL DM816_CLKCTRL_INDEX(0x168) 22 #define DM816_TIMER1_CLKCTRL DM816_CLKCTRL_INDEX(0x170) [all …]
|
H A D | omap5.h | 8 #define OMAP5_CLKCTRL_OFFSET 0x20 12 #define OMAP5_MPU_CLKCTRL OMAP5_CLKCTRL_INDEX(0x20) 15 #define OMAP5_MMU_DSP_CLKCTRL OMAP5_CLKCTRL_INDEX(0x20) 18 #define OMAP5_L4_ABE_CLKCTRL OMAP5_CLKCTRL_INDEX(0x20) 19 #define OMAP5_AESS_CLKCTRL OMAP5_CLKCTRL_INDEX(0x28) 20 #define OMAP5_MCPDM_CLKCTRL OMAP5_CLKCTRL_INDEX(0x30) 21 #define OMAP5_DMIC_CLKCTRL OMAP5_CLKCTRL_INDEX(0x38) 22 #define OMAP5_MCBSP1_CLKCTRL OMAP5_CLKCTRL_INDEX(0x48) 23 #define OMAP5_MCBSP2_CLKCTRL OMAP5_CLKCTRL_INDEX(0x50) 24 #define OMAP5_MCBSP3_CLKCTRL OMAP5_CLKCTRL_INDEX(0x58) [all …]
|
/freebsd/sys/contrib/device-tree/src/arm/nxp/imx/ |
H A D | imx6dl-pinfunc.h | 13 #define MX6QDL_PAD_CSI0_DAT10__IPU1_CSI0_DATA10 0x04c 0x360 0x000 0x0 0x0 14 #define MX6QDL_PAD_CSI0_DAT10__AUD3_RXC 0x04c 0x360 0x000 0x1 0x0 15 #define MX6QDL_PAD_CSI0_DAT10__ECSPI2_MISO 0x04c 0x360 0x7f8 0x2 0x0 16 #define MX6QDL_PAD_CSI0_DAT10__UART1_TX_DATA 0x04c 0x360 0x000 0x3 0x0 17 #define MX6QDL_PAD_CSI0_DAT10__UART1_RX_DATA 0x04c 0x360 0x8fc 0x3 0x0 18 #define MX6QDL_PAD_CSI0_DAT10__GPIO5_IO28 0x04c 0x360 0x000 0x5 0x0 19 #define MX6QDL_PAD_CSI0_DAT10__ARM_TRACE07 0x04c 0x360 0x000 0x7 0x0 20 #define MX6QDL_PAD_CSI0_DAT11__IPU1_CSI0_DATA11 0x050 0x364 0x000 0x0 0x0 21 #define MX6QDL_PAD_CSI0_DAT11__AUD3_RXFS 0x050 0x364 0x000 0x1 0x0 22 #define MX6QDL_PAD_CSI0_DAT11__ECSPI2_SS0 0x050 0x364 0x800 0x2 0x0 [all …]
|
H A D | imxrt1050-pinfunc.h | 10 #define IMX_PAD_SION 0x40000000 17 #define MXRT1050_IOMUXC_GPIO_EMC_00_SEMC_DA00 0x014 0x204 0x000 0x0 0x0 18 #define MXRT1050_IOMUXC_GPIO_EMC_00_FLEXPWM4_PWM0_A 0x014 0x204 0x494 0x1 0x0 19 #define MXRT1050_IOMUXC_GPIO_EMC_00_LPSPI2_SCK 0x014 0x204 0x500 0x2 0x1 20 #define MXRT1050_IOMUXC_GPIO_EMC_00_XBAR_INOUT2 0x014 0x204 0x60C 0x3 0x0 21 #define MXRT1050_IOMUXC_GPIO_EMC_00_FLEXIO1_D00 0x014 0x204 0x000 0x4 0x0 22 #define MXRT1050_IOMUXC_GPIO_EMC_00_GPIO4_IO00 0x014 0x204 0x000 0x5 0x0 24 #define MXRT1050_IOMUXC_GPIO_EMC_01_SEMC_DA01 0x018 0x208 0x000 0x0 0x0 25 #define MXRT1050_IOMUXC_GPIO_EMC_01_FLEXPWM4_PWM0_B 0x018 0x208 0x000 0x1 0x0 26 #define MXRT1050_IOMUXC_GPIO_EMC_01_LPSPI2_PCS0 0x018 0x208 0x4FC 0x2 0x1 [all …]
|
H A D | imxrt1170-pinfunc.h | 10 #define IMX_PAD_SION 0x40000000 17 #define IOMUXC_GPIO_LPSR_00_FLEXCAN3_TX 0x000 0x040 0x0 0x0 0x0 18 #define IOMUXC_GPIO_LPSR_00_MIC_CLK 0x000 0x040 0x0 0x1 0x0 19 #define IOMUXC_GPIO_LPSR_00_MQS_RIGHT 0x000 0x040 0x0 0x2 0x0 20 #define IOMUXC_GPIO_LPSR_00_ARM_CM4_EVENTO 0x000 0x040 0x0 0x3 0x0 21 #define IOMUXC_GPIO_LPSR_00_GPIO_MUX6_IO00 0x000 0x040 0x0 0x5 0x0 22 #define IOMUXC_GPIO_LPSR_00_LPUART12_TXD 0x000 0x040 0x0B0 0x6 0x0 23 #define IOMUXC_GPIO_LPSR_00_SAI4_MCLK 0x000 0x040 0x0C8 0x7 0x0 24 #define IOMUXC_GPIO_LPSR_00_GPIO12_IO00 0x000 0x040 0x0 0xA 0x0 26 #define IOMUXC_GPIO_LPSR_01_FLEXCAN3_RX 0x004 0x044 0x080 0x0 0x0 [all …]
|
H A D | imx51-pinfunc.h | 13 #define MX51_PAD_EIM_D16__AUD4_RXFS 0x05c 0x3f0 0x000 0x5 0x0 14 #define MX51_PAD_EIM_D16__AUD5_TXD 0x05c 0x3f0 0x8d8 0x7 0x0 15 #define MX51_PAD_EIM_D16__EIM_D16 0x05c 0x3f0 0x000 0x0 0x0 16 #define MX51_PAD_EIM_D16__GPIO2_0 0x05c 0x3f0 0x000 0x1 0x0 17 #define MX51_PAD_EIM_D16__I2C1_SDA 0x05c 0x3f0 0x9b4 0x4 0x0 18 #define MX51_PAD_EIM_D16__UART2_CTS 0x05c 0x3f0 0x000 0x3 0x0 19 #define MX51_PAD_EIM_D16__USBH2_DATA0 0x05c 0x3f0 0x000 0x2 0x0 20 #define MX51_PAD_EIM_D17__AUD5_RXD 0x060 0x3f4 0x8d4 0x7 0x0 21 #define MX51_PAD_EIM_D17__EIM_D17 0x060 0x3f4 0x000 0x0 0x0 22 #define MX51_PAD_EIM_D17__GPIO2_1 0x060 0x3f4 0x000 0x1 0x0 [all …]
|
/freebsd/sys/i386/conf/ |
H A D | GENERIC.hints | 1 hint.fdc.0.at="isa" 2 hint.fdc.0.port="0x3F0" 3 hint.fdc.0.irq="6" 4 hint.fdc.0.drq="2" 5 hint.fd.0.at="fdc0" 6 hint.fd.0.drive="0" 9 hint.ata.0.at="isa" 10 hint.ata.0.port="0x1F0" 11 hint.ata.0.irq="14" 13 hint.ata.1.port="0x170" [all …]
|
/freebsd/sys/contrib/device-tree/Bindings/pinctrl/ |
H A D | fsl,imxrt1170.yaml | 71 reg = <0x400e8000 0x4000>; 74 <0x16C 0x3B0 0x620 0x0 0x0 0xf1>, 75 <0x170 0x3B4 0x61C 0x0 0x0 0xf1>;
|
/freebsd/contrib/netbsd-tests/lib/libcurses/tests/ |
H A D | std_defines | 8 assign TRUE 0x01 9 assign FALSE 0x00 13 assign COLOR_BLACK 0x00 14 assign COLOR_RED 0x01 15 assign COLOR_GREEN 0x02 16 assign COLOR_YELLOW 0x03 17 assign COLOR_BLUE 0x04 18 assign COLOR_MAGENTA 0x05 19 assign COLOR_CYAN 0x06 20 assign COLOR_WHITE 0x07 [all …]
|
/freebsd/contrib/file/magic/Magdir/ |
H A D | espressif | 11 # cfg_holder=4617=0x1209 12 0 uleshort 4617 13 # remaining settings normally 0x5A+offset XORed; free_1D5[20] empty since 5.12.0e 14 >0x1D5 ubequad 0x2f30313233343536 configuration of Tasmota firmware (ESP8266) 17 # version like 6.2.1.0 ~ 0x06020100 XORed to 0x63666262 18 >>11 ubyte^0x65 x \b, version %u 19 >>10 ubyte^0x64 x \b.%u 20 >>9 ubyte^0x63 x \b.%u 21 >>8 ubyte^0x62 x \b.%u 24 >>0x165 ubyte^0x1BF x \b, hostname %c [all …]
|
/freebsd/sys/contrib/device-tree/Bindings/regulator/ |
H A D | anatop-regulator.yaml | 84 anatop-reg-offset = <0x140>; 87 anatop-delay-reg-offset = <0x170>;
|
/freebsd/sys/contrib/device-tree/src/arm/nxp/vf/ |
H A D | vf610-pinfunc.h | 14 #define ALT0 0x0 15 #define ALT1 0x1 16 #define ALT2 0x2 17 #define ALT3 0x3 18 #define ALT4 0x4 19 #define ALT5 0x5 20 #define ALT6 0x6 21 #define ALT7 0x7 24 #define VF610_PAD_PTA6__GPIO_0 0x000 0x000 ALT0 0x0 25 #define VF610_PAD_PTA6__RMII_CLKOUT 0x000 0x000 ALT1 0x0 [all …]
|
/freebsd/sys/dev/sdhci/ |
H A D | sdhci_xenon.h | 36 #define XENON_SYS_OP_CTRL 0x0108 40 #define XENON_SYS_EXT_OP_CTRL 0x010C 43 #define XENON_SLOT_EMMC_CTRL 0x0130 48 #define XENON_CTRL2_MMC_HS200 0x5 49 #define XENON_CTRL2_MMC_HS400 0x6 52 #define XENON_EMMC_PHY_REG_BASE 0x170 59 #define XENON_WAIT_CYCLE_BEFORE_USING_MASK 0xF 61 #define XENON_FC_SYNC_EN_DURATION_MASK 0xF 63 #define XENON_FC_SYNC_RST_EN_DURATION_MASK 0xF 65 #define XENON_FC_SYNC_RST_DURATION_MASK 0xF [all …]
|
/freebsd/sys/dev/xilinx/ |
H A D | xlnx_pcib.h | 36 #define XLNX_PCIE_VSEC 0x12c 37 #define XLNX_PCIE_BIR 0x130 /* Bridge Info Register */ 38 #define XLNX_PCIE_BSCR 0x134 /* Bridge Status and Control */ 39 #define XLNX_PCIE_IDR 0x138 /* Interrupt Decode Register */ 40 #define XLNX_PCIE_IMR 0x13C /* Interrupt Mask Register */ 41 #define IMR_LINK_DOWN (1 << 0) 44 #define IMR_CFG_COMPL_STATUS_M (0x7 << IMR_CFG_COMPL_STATUS_S) 59 #define XLNX_PCIE_BLR 0x140 /* Bus Location Register */ 60 #define XLNX_PCIE_PHYSCR 0x144 /* PHY Status/Control Register */ 62 #define XLNX_PCIE_RPSCR 0x148 /* Root Port Status/Control Register */ [all …]
|
/freebsd/sys/dev/qat/include/ |
H A D | adf_gen4vf_hw_csr_data.h | 6 #define ADF_RING_CSR_ADDR_OFFSET_GEN4VF 0x0 7 #define ADF_RING_BUNDLE_SIZE_GEN4 0x2000 8 #define ADF_RING_CSR_RING_HEAD 0x0C0 9 #define ADF_RING_CSR_RING_TAIL 0x100 10 #define ADF_RING_CSR_E_STAT 0x14C 11 #define ADF_RING_CSR_RING_CONFIG_GEN4 0x1000 12 #define ADF_RING_CSR_RING_LBASE_GEN4 0x1040 13 #define ADF_RING_CSR_RING_UBASE_GEN4 0x1080 14 #define ADF_RING_CSR_INT_FLAG 0x170 15 #define ADF_RING_CSR_INT_FLAG_AND_COL 0x184 [all …]
|
/freebsd/sys/arm/freescale/imx/ |
H A D | imx6_anatopreg.h | 32 #define IMX6_ANALOG_CCM_PLL_ARM 0x000 33 #define IMX6_ANALOG_CCM_PLL_ARM_SET 0x004 34 #define IMX6_ANALOG_CCM_PLL_ARM_CLR 0x008 35 #define IMX6_ANALOG_CCM_PLL_ARM_TOG 0x00C 36 #define IMX6_ANALOG_CCM_PLL_ARM_DIV_MASK 0x7F 39 #define IMX6_ANALOG_CCM_PLL_ARM_CLK_SRC_MASK (0x03 << 16) 40 #define IMX6_ANALOG_CCM_PLL_USB1 0x010 41 #define IMX6_ANALOG_CCM_PLL_USB1_SET 0x014 42 #define IMX6_ANALOG_CCM_PLL_USB1_CLR 0x018 43 #define IMX6_ANALOG_CCM_PLL_USB1_TOG 0x01C [all …]
|
/freebsd/sys/dev/qat/include/common/ |
H A D | adf_transport_access_macros.h | 7 #define ADF_BANK_INT_SRC_SEL_MASK_0 0x4444444CUL 8 #define ADF_BANK_INT_SRC_SEL_MASK_X 0x44444444UL 9 #define ADF_BANK_INT_FLAG_CLEAR_MASK 0xFFFF 10 #define ADF_RING_CSR_RING_CONFIG 0x000 11 #define ADF_RING_CSR_RING_LBASE 0x040 12 #define ADF_RING_CSR_RING_UBASE 0x080 13 #define ADF_RING_CSR_RING_HEAD 0x0C0 14 #define ADF_RING_CSR_RING_TAIL 0x100 15 #define ADF_RING_CSR_E_STAT 0x14C 16 #define ADF_RING_CSR_INT_FLAG 0x170 [all …]
|
H A D | adf_gen4_hw_data.h | 9 #define ADF_BANK_INT_SRC_SEL_MASK 0x44UL 10 #define ADF_RING_CSR_RING_CONFIG 0x1000 11 #define ADF_RING_CSR_RING_LBASE 0x1040 12 #define ADF_RING_CSR_RING_UBASE 0x1080 13 #define ADF_RING_CSR_RING_HEAD 0x0C0 14 #define ADF_RING_CSR_RING_TAIL 0x100 15 #define ADF_RING_CSR_E_STAT 0x14C 16 #define ADF_RING_CSR_INT_FLAG 0x170 17 #define ADF_RING_CSR_INT_SRCSEL 0x174 18 #define ADF_RING_CSR_INT_COL_CTL 0x180 [all …]
|
/freebsd/contrib/elftoolchain/size/ |
H A D | size.1 | 197 0x51ef 0x21c 0x188 21907 5593 /bin/ls 198 0x3df5 0x170 0x200 16741 4165 /bin/dd 199 0x8fe4 0x38c 0x388 38648 96f8 (TOTALS) 229 \&.comment 686 0
|