| /linux/drivers/phy/qualcomm/ | 
| H A D | phy-qcom-qmp-qserdes-txrx-v4.h | 10 #define QSERDES_V4_TX_BIST_MODE_LANENO			0x000 11 #define QSERDES_V4_TX_BIST_INVERT			0x004 12 #define QSERDES_V4_TX_CLKBUF_ENABLE			0x008 13 #define QSERDES_V4_TX_TX_EMP_POST1_LVL			0x00c 14 #define QSERDES_V4_TX_TX_IDLE_LVL_LARGE_AMP		0x010 15 #define QSERDES_V4_TX_TX_DRV_LVL			0x014 16 #define QSERDES_V4_TX_TX_DRV_LVL_OFFSET			0x018 17 #define QSERDES_V4_TX_RESET_TSYNC_EN			0x01c 18 #define QSERDES_V4_TX_PRE_STALL_LDO_BOOST_EN		0x020 19 #define QSERDES_V4_TX_TX_BAND				0x024 [all …] 
 | 
| H A D | phy-qcom-qmp-pcs-ufs-v2.h | 9 #define QPHY_V2_PCS_UFS_PHY_START			0x000 10 #define QPHY_V2_PCS_UFS_POWER_DOWN_CONTROL		0x004 12 #define QPHY_V2_PCS_UFS_TX_LARGE_AMP_DRV_LVL		0x034 13 #define QPHY_V2_PCS_UFS_TX_LARGE_AMP_POST_EMP_LVL	0x038 14 #define QPHY_V2_PCS_UFS_TX_SMALL_AMP_DRV_LVL		0x03c 15 #define QPHY_V2_PCS_UFS_TX_SMALL_AMP_POST_EMP_LVL	0x040 17 #define QPHY_V2_PCS_UFS_RX_MIN_STALL_NOCONFIG_TIME_CAP	0x0cc 18 #define QPHY_V2_PCS_UFS_RX_SYM_RESYNC_CTRL			0x13c 19 #define QPHY_V2_PCS_UFS_RX_MIN_HIBERN8_TIME			0x140 20 #define QPHY_V2_PCS_UFS_RX_SIGDET_CTRL2			0x148 [all …] 
 | 
| H A D | phy-qcom-qmp-pcs-v7.h | 10 #define QPHY_V7_PCS_SW_RESET			0x000 11 #define QPHY_V7_PCS_PCS_STATUS1			0x014 12 #define QPHY_V7_PCS_POWER_DOWN_CONTROL		0x040 13 #define QPHY_V7_PCS_START_CONTROL		0x044 14 #define QPHY_V7_PCS_POWER_STATE_CONFIG1		0x090 15 #define QPHY_V7_PCS_LOCK_DETECT_CONFIG1		0x0c4 16 #define QPHY_V7_PCS_LOCK_DETECT_CONFIG2		0x0c8 17 #define QPHY_V7_PCS_LOCK_DETECT_CONFIG3		0x0cc 18 #define QPHY_V7_PCS_LOCK_DETECT_CONFIG6		0x0d8 19 #define QPHY_V7_PCS_REFGEN_REQ_CONFIG1		0x0dc [all …] 
 | 
| H A D | phy-qcom-qmp-pcs-ufs-v4.h | 10 #define QPHY_V4_PCS_UFS_PHY_START			0x000 11 #define QPHY_V4_PCS_UFS_POWER_DOWN_CONTROL		0x004 12 #define QPHY_V4_PCS_UFS_SW_RESET			0x008 13 #define QPHY_V4_PCS_UFS_TIMER_20US_CORECLK_STEPS_MSB	0x00c 14 #define QPHY_V4_PCS_UFS_TIMER_20US_CORECLK_STEPS_LSB	0x010 15 #define QPHY_V4_PCS_UFS_PLL_CNTL			0x02c 16 #define QPHY_V4_PCS_UFS_TX_LARGE_AMP_DRV_LVL		0x030 17 #define QPHY_V4_PCS_UFS_TX_SMALL_AMP_DRV_LVL		0x038 18 #define QPHY_V4_PCS_UFS_BIST_FIXED_PAT_CTRL		0x060 19 #define QPHY_V4_PCS_UFS_TX_HSGEAR_CAPABILITY		0x074 [all …] 
 | 
| H A D | phy-qcom-qmp-pcs-ufs-v5.h | 11 #define QPHY_V5_PCS_UFS_PHY_START			0x000 12 #define QPHY_V5_PCS_UFS_POWER_DOWN_CONTROL		0x004 13 #define QPHY_V5_PCS_UFS_SW_RESET			0x008 14 #define QPHY_V5_PCS_UFS_TIMER_20US_CORECLK_STEPS_MSB	0x00c 15 #define QPHY_V5_PCS_UFS_TIMER_20US_CORECLK_STEPS_LSB	0x010 16 #define QPHY_V5_PCS_UFS_PLL_CNTL			0x02c 17 #define QPHY_V5_PCS_UFS_TX_LARGE_AMP_DRV_LVL		0x030 18 #define QPHY_V5_PCS_UFS_TX_SMALL_AMP_DRV_LVL		0x038 19 #define QPHY_V5_PCS_UFS_BIST_FIXED_PAT_CTRL		0x060 20 #define QPHY_V5_PCS_UFS_TX_HSGEAR_CAPABILITY		0x074 [all …] 
 | 
| H A D | phy-qcom-qmp-qserdes-txrx-v8.h | 9 #define QSERDES_V8_TX_TX_EMP_POST1_LVL			0x00c 10 #define QSERDES_V8_TX_TX_DRV_LVL			0x014 11 #define QSERDES_V8_TX_RES_CODE_LANE_TX			0x034 12 #define QSERDES_V8_TX_RES_CODE_LANE_RX			0x038 13 #define QSERDES_V8_TX_RES_CODE_LANE_OFFSET_TX		0x03c 14 #define QSERDES_V8_TX_RES_CODE_LANE_OFFSET_RX		0x040 15 #define QSERDES_V8_TX_TRANSCEIVER_BIAS_EN		0x054 16 #define QSERDES_V8_TX_HIGHZ_DRVR_EN			0x058 17 #define QSERDES_V8_TX_TX_POL_INV			0x05c 18 #define QSERDES_V8_TX_LANE_MODE_1			0x084 [all …] 
 | 
| H A D | phy-qcom-qmp-qserdes-txrx-v3.h | 10 #define QSERDES_V3_TX_BIST_MODE_LANENO			0x000 11 #define QSERDES_V3_TX_CLKBUF_ENABLE			0x008 12 #define QSERDES_V3_TX_TX_EMP_POST1_LVL			0x00c 13 #define QSERDES_V3_TX_TX_DRV_LVL			0x01c 14 #define QSERDES_V3_TX_RESET_TSYNC_EN			0x024 15 #define QSERDES_V3_TX_PRE_STALL_LDO_BOOST_EN		0x028 16 #define QSERDES_V3_TX_TX_BAND				0x02c 17 #define QSERDES_V3_TX_SLEW_CNTL				0x030 18 #define QSERDES_V3_TX_INTERFACE_SELECT			0x034 19 #define QSERDES_V3_TX_RES_CODE_LANE_TX			0x03c [all …] 
 | 
| H A D | phy-qcom-qmp-qserdes-txrx-v7.h | 9 #define QSERDES_V7_TX_CLKBUF_ENABLE				0x08 10 #define QSERDES_V7_TX_RESET_TSYNC_EN				0x1c 11 #define QSERDES_V7_TX_PRE_STALL_LDO_BOOST_EN			0x20 12 #define QSERDES_V7_TX_TX_BAND					0x24 13 #define QSERDES_V7_TX_INTERFACE_SELECT				0x2c 14 #define QSERDES_V7_TX_RES_CODE_LANE_TX				0x34 15 #define QSERDES_V7_TX_RES_CODE_LANE_RX				0x38 16 #define QSERDES_V7_TX_RES_CODE_LANE_OFFSET_TX			0x3c 17 #define QSERDES_V7_TX_RES_CODE_LANE_OFFSET_RX			0x40 18 #define QSERDES_V7_TX_PARRATE_REC_DETECT_IDLE_EN		0x60 [all …] 
 | 
| H A D | phy-qcom-qmp-qserdes-txrx-v5_20.h | 10 #define QSERDES_V5_20_TX_RES_CODE_LANE_OFFSET_TX	0x30 11 #define QSERDES_V5_20_TX_RES_CODE_LANE_OFFSET_RX	0x34 12 #define QSERDES_V5_20_TX_LANE_MODE_1			0x78 13 #define QSERDES_V5_20_TX_LANE_MODE_2			0x7c 14 #define QSERDES_V5_20_TX_LANE_MODE_3			0x80 15 #define QSERDES_V5_20_TX_RCV_DETECT_LVL_2		0x90 16 #define QSERDES_V5_20_TX_VMODE_CTRL1			0xb0 17 #define QSERDES_V5_20_TX_PI_QEC_CTRL			0xcc 20 #define QSERDES_V5_20_RX_UCDR_FO_GAIN_RATE2		0x008 21 #define QSERDES_V5_20_RX_UCDR_FO_GAIN_RATE3		0x00c [all …] 
 | 
| H A D | phy-qcom-qmp-qserdes-com-v3.h | 11 #define QSERDES_V3_COM_ATB_SEL1				0x000 12 #define QSERDES_V3_COM_ATB_SEL2				0x004 13 #define QSERDES_V3_COM_FREQ_UPDATE			0x008 14 #define QSERDES_V3_COM_BG_TIMER				0x00c 15 #define QSERDES_V3_COM_SSC_EN_CENTER			0x010 16 #define QSERDES_V3_COM_SSC_ADJ_PER1			0x014 17 #define QSERDES_V3_COM_SSC_ADJ_PER2			0x018 18 #define QSERDES_V3_COM_SSC_PER1				0x01c 19 #define QSERDES_V3_COM_SSC_PER2				0x020 20 #define QSERDES_V3_COM_SSC_STEP_SIZE1			0x024 [all …] 
 | 
| H A D | phy-qcom-qmp-qserdes-com-v5.h | 10 #define QSERDES_V5_COM_ATB_SEL1				0x000 11 #define QSERDES_V5_COM_ATB_SEL2				0x004 12 #define QSERDES_V5_COM_FREQ_UPDATE			0x008 13 #define QSERDES_V5_COM_BG_TIMER				0x00c 14 #define QSERDES_V5_COM_SSC_EN_CENTER			0x010 15 #define QSERDES_V5_COM_SSC_ADJ_PER1			0x014 16 #define QSERDES_V5_COM_SSC_ADJ_PER2			0x018 17 #define QSERDES_V5_COM_SSC_PER1				0x01c 18 #define QSERDES_V5_COM_SSC_PER2				0x020 19 #define QSERDES_V5_COM_SSC_STEP_SIZE1_MODE0		0x024 [all …] 
 | 
| H A D | phy-qcom-qmp-qserdes-com-v4.h | 10 #define QSERDES_V4_COM_ATB_SEL1				0x000 11 #define QSERDES_V4_COM_ATB_SEL2				0x004 12 #define QSERDES_V4_COM_FREQ_UPDATE			0x008 13 #define QSERDES_V4_COM_BG_TIMER				0x00c 14 #define QSERDES_V4_COM_SSC_EN_CENTER			0x010 15 #define QSERDES_V4_COM_SSC_ADJ_PER1			0x014 16 #define QSERDES_V4_COM_SSC_ADJ_PER2			0x018 17 #define QSERDES_V4_COM_SSC_PER1				0x01c 18 #define QSERDES_V4_COM_SSC_PER2				0x020 19 #define QSERDES_V4_COM_SSC_STEP_SIZE1_MODE0		0x024 [all …] 
 | 
| H A D | phy-qcom-qmp-pcie-qhp.h | 10 #define PCIE_GEN3_QHP_COM_SSC_EN_CENTER			0x14 11 #define PCIE_GEN3_QHP_COM_SSC_PER1			0x20 12 #define PCIE_GEN3_QHP_COM_SSC_PER2			0x24 13 #define PCIE_GEN3_QHP_COM_SSC_STEP_SIZE1		0x28 14 #define PCIE_GEN3_QHP_COM_SSC_STEP_SIZE2		0x2c 15 #define PCIE_GEN3_QHP_COM_SSC_STEP_SIZE1_MODE1		0x34 16 #define PCIE_GEN3_QHP_COM_SSC_STEP_SIZE2_MODE1		0x38 17 #define PCIE_GEN3_QHP_COM_BIAS_EN_CKBUFLR_EN		0x54 18 #define PCIE_GEN3_QHP_COM_CLK_ENABLE1			0x58 19 #define PCIE_GEN3_QHP_COM_LOCK_CMP1_MODE0		0x6c [all …] 
 | 
| /linux/arch/m68k/ifpsp060/ | 
| H A D | fplsp.doc | 87 	fmovm.x	&0x01,-(%sp)	# pass operand on stack 88 	bsr.l	_060FPLSP_TOP+0x1a8 # branch to fsin routine 89 	add.l	&0xc,%sp	# clear operand from stack 100 	bsr.l	_060FPLSP_TOP+0x168 # branch to frem routine 101 	addq.l	&0x8,%sp	# clear operands from stack 132 0x000:	_060LSP__facoss_ 133 0x008:	_060LSP__facosd_ 134 0x010:	_060LSP__facosx_ 135 0x018:	_060LSP__fasins_ 136 0x020:	_060LSP__fasind_ [all …] 
 | 
| /linux/include/dt-bindings/clock/ | 
| H A D | dm814.h | 8 #define DM814_CLKCTRL_OFFSET	0x0 12 #define DM814_USB_OTG_HS_CLKCTRL	DM814_CLKCTRL_INDEX(0x58) 15 #define DM814_UART1_CLKCTRL	DM814_CLKCTRL_INDEX(0x150) 16 #define DM814_UART2_CLKCTRL	DM814_CLKCTRL_INDEX(0x154) 17 #define DM814_UART3_CLKCTRL	DM814_CLKCTRL_INDEX(0x158) 18 #define DM814_GPIO1_CLKCTRL	DM814_CLKCTRL_INDEX(0x15c) 19 #define DM814_GPIO2_CLKCTRL	DM814_CLKCTRL_INDEX(0x160) 20 #define DM814_I2C1_CLKCTRL	DM814_CLKCTRL_INDEX(0x164) 21 #define DM814_I2C2_CLKCTRL	DM814_CLKCTRL_INDEX(0x168) 22 #define DM814_WD_TIMER_CLKCTRL	DM814_CLKCTRL_INDEX(0x18c) [all …] 
 | 
| H A D | dm816.h | 8 #define DM816_CLKCTRL_OFFSET	0x0 12 #define DM816_USB_OTG_HS_CLKCTRL	DM816_CLKCTRL_INDEX(0x58) 15 #define DM816_UART1_CLKCTRL	DM816_CLKCTRL_INDEX(0x150) 16 #define DM816_UART2_CLKCTRL	DM816_CLKCTRL_INDEX(0x154) 17 #define DM816_UART3_CLKCTRL	DM816_CLKCTRL_INDEX(0x158) 18 #define DM816_GPIO1_CLKCTRL	DM816_CLKCTRL_INDEX(0x15c) 19 #define DM816_GPIO2_CLKCTRL	DM816_CLKCTRL_INDEX(0x160) 20 #define DM816_I2C1_CLKCTRL	DM816_CLKCTRL_INDEX(0x164) 21 #define DM816_I2C2_CLKCTRL	DM816_CLKCTRL_INDEX(0x168) 22 #define DM816_TIMER1_CLKCTRL	DM816_CLKCTRL_INDEX(0x170) [all …] 
 | 
| /linux/drivers/tty/serial/8250/ | 
| H A D | 8250_boca.c | 13 	SERIAL8250_PORT(0x100, 12), 14 	SERIAL8250_PORT(0x108, 12), 15 	SERIAL8250_PORT(0x110, 12), 16 	SERIAL8250_PORT(0x118, 12), 17 	SERIAL8250_PORT(0x120, 12), 18 	SERIAL8250_PORT(0x128, 12), 19 	SERIAL8250_PORT(0x130, 12), 20 	SERIAL8250_PORT(0x138, 12), 21 	SERIAL8250_PORT(0x140, 12), 22 	SERIAL8250_PORT(0x148, 12), [all …] 
 | 
| /linux/arch/arm64/boot/dts/freescale/ | 
| H A D | imx8mm-pinfunc.h | 14 #define MX8MM_IOMUXC_GPIO1_IO00_GPIO1_IO0                                   0x028 0x290 0x000 0x0 0… 15 #define MX8MM_IOMUXC_GPIO1_IO00_CCMSRCGPCMIX_ENET_PHY_REF_CLK_ROOT          0x028 0x290 0x4C0 0x1 0… 16 #define MX8MM_IOMUXC_GPIO1_IO00_ANAMIX_REF_CLK_32K                          0x028 0x290 0x000 0x5 0… 17 #define MX8MM_IOMUXC_GPIO1_IO00_CCMSRCGPCMIX_EXT_CLK1                       0x028 0x290 0x000 0x6 0… 18 #define MX8MM_IOMUXC_GPIO1_IO00_SJC_FAIL                                    0x028 0x290 0x000 0x7 0… 19 #define MX8MM_IOMUXC_GPIO1_IO01_GPIO1_IO1                                   0x02C 0x294 0x000 0x0 0… 20 #define MX8MM_IOMUXC_GPIO1_IO01_PWM1_OUT                                    0x02C 0x294 0x000 0x1 0… 21 #define MX8MM_IOMUXC_GPIO1_IO01_ANAMIX_REF_CLK_24M                          0x02C 0x294 0x4BC 0x5 0… 22 #define MX8MM_IOMUXC_GPIO1_IO01_CCMSRCGPCMIX_EXT_CLK2                       0x02C 0x294 0x000 0x6 0… 23 #define MX8MM_IOMUXC_GPIO1_IO01_SJC_ACTIVE                                  0x02C 0x294 0x000 0x7 0… [all …] 
 | 
| H A D | imx8mq-pinfunc.h | 15 #define MX8MQ_IOMUXC_PMIC_STBY_REQ_CCMSRCGPCMIX_PMIC_STBY_REQ               0x014 0x27C 0x000 0x0 0… 16 #define MX8MQ_IOMUXC_PMIC_ON_REQ_SNVSMIX_PMIC_ON_REQ                        0x018 0x280 0x000 0x0 0… 17 #define MX8MQ_IOMUXC_ONOFF_SNVSMIX_ONOFF                                    0x01C 0x284 0x000 0x0 0… 18 #define MX8MQ_IOMUXC_POR_B_SNVSMIX_POR_B                                    0x020 0x288 0x000 0x0 0… 19 #define MX8MQ_IOMUXC_RTC_RESET_B_SNVSMIX_RTC_RESET_B                        0x024 0x28C 0x000 0x0 0… 20 #define MX8MQ_IOMUXC_GPIO1_IO00_GPIO1_IO0                                   0x028 0x290 0x000 0x0 0… 21 #define MX8MQ_IOMUXC_GPIO1_IO00_CCMSRCGPCMIX_ENET_PHY_REF_CLK_ROOT          0x028 0x290 0x4C0 0x1 0… 22 #define MX8MQ_IOMUXC_GPIO1_IO00_ANAMIX_REF_CLK_32K                          0x028 0x290 0x000 0x5 0… 23 #define MX8MQ_IOMUXC_GPIO1_IO00_CCMSRCGPCMIX_EXT_CLK1                       0x028 0x290 0x000 0x6 0… 24 #define MX8MQ_IOMUXC_GPIO1_IO00_SJC_FAIL                                    0x028 0x290 0x000 0x7 0… [all …] 
 | 
| /linux/arch/arm/mach-davinci/ | 
| H A D | clock.h | 13 #define PLLCTL          0x100 14 #define PLLCTL_PLLEN    BIT(0) 21 #define PLLM		0x110 22 #define PLLM_PLLM_MASK  0xff 24 #define PREDIV          0x114 25 #define PLLDIV1         0x118 26 #define PLLDIV2         0x11c 27 #define PLLDIV3         0x120 28 #define POSTDIV         0x128 29 #define BPDIV           0x12c [all …] 
 | 
| /linux/arch/arm/boot/dts/nxp/imx/ | 
| H A D | imx6dl-pinfunc.h | 13 #define MX6QDL_PAD_CSI0_DAT10__IPU1_CSI0_DATA10     0x04c 0x360 0x000 0x0 0x0 14 #define MX6QDL_PAD_CSI0_DAT10__AUD3_RXC             0x04c 0x360 0x000 0x1 0x0 15 #define MX6QDL_PAD_CSI0_DAT10__ECSPI2_MISO          0x04c 0x360 0x7f8 0x2 0x0 16 #define MX6QDL_PAD_CSI0_DAT10__UART1_TX_DATA        0x04c 0x360 0x000 0x3 0x0 17 #define MX6QDL_PAD_CSI0_DAT10__UART1_RX_DATA        0x04c 0x360 0x8fc 0x3 0x0 18 #define MX6QDL_PAD_CSI0_DAT10__GPIO5_IO28           0x04c 0x360 0x000 0x5 0x0 19 #define MX6QDL_PAD_CSI0_DAT10__ARM_TRACE07          0x04c 0x360 0x000 0x7 0x0 20 #define MX6QDL_PAD_CSI0_DAT11__IPU1_CSI0_DATA11     0x050 0x364 0x000 0x0 0x0 21 #define MX6QDL_PAD_CSI0_DAT11__AUD3_RXFS            0x050 0x364 0x000 0x1 0x0 22 #define MX6QDL_PAD_CSI0_DAT11__ECSPI2_SS0           0x050 0x364 0x800 0x2 0x0 [all …] 
 | 
| H A D | imxrt1050-pinfunc.h | 10 #define IMX_PAD_SION	0x40000000 17 #define MXRT1050_IOMUXC_GPIO_EMC_00_SEMC_DA00				0x014 0x204 0x000 0x0 0x0 18 #define MXRT1050_IOMUXC_GPIO_EMC_00_FLEXPWM4_PWM0_A			0x014 0x204 0x494 0x1 0x0 19 #define MXRT1050_IOMUXC_GPIO_EMC_00_LPSPI2_SCK				0x014 0x204 0x500 0x2 0x1 20 #define MXRT1050_IOMUXC_GPIO_EMC_00_XBAR_INOUT2				0x014 0x204 0x60C 0x3 0x0 21 #define MXRT1050_IOMUXC_GPIO_EMC_00_FLEXIO1_D00				0x014 0x204 0x000 0x4 0x0 22 #define MXRT1050_IOMUXC_GPIO_EMC_00_GPIO4_IO00				0x014 0x204 0x000 0x5 0x0 24 #define MXRT1050_IOMUXC_GPIO_EMC_01_SEMC_DA01				0x018 0x208 0x000 0x0 0x0 25 #define MXRT1050_IOMUXC_GPIO_EMC_01_FLEXPWM4_PWM0_B			0x018 0x208 0x000 0x1 0x0 26 #define MXRT1050_IOMUXC_GPIO_EMC_01_LPSPI2_PCS0				0x018 0x208 0x4FC 0x2 0x1 [all …] 
 | 
| H A D | imx35-pinfunc.h | 13 #define MX35_PAD_CAPTURE__GPT_CAPIN1				0x004 0x328 0x000 0x0 0x0 14 #define MX35_PAD_CAPTURE__GPT_CMPOUT2				0x004 0x328 0x000 0x1 0x0 15 #define MX35_PAD_CAPTURE__CSPI2_SS1				0x004 0x328 0x7f4 0x2 0x0 16 #define MX35_PAD_CAPTURE__EPIT1_EPITO				0x004 0x328 0x000 0x3 0x0 17 #define MX35_PAD_CAPTURE__CCM_CLK32K				0x004 0x328 0x7d0 0x4 0x0 18 #define MX35_PAD_CAPTURE__GPIO1_4				0x004 0x328 0x850 0x5 0x0 19 #define MX35_PAD_COMPARE__GPT_CMPOUT1				0x008 0x32c 0x000 0x0 0x0 20 #define MX35_PAD_COMPARE__GPT_CAPIN2				0x008 0x32c 0x000 0x1 0x0 21 #define MX35_PAD_COMPARE__GPT_CMPOUT3				0x008 0x32c 0x000 0x2 0x0 22 #define MX35_PAD_COMPARE__EPIT2_EPITO				0x008 0x32c 0x000 0x3 0x0 [all …] 
 | 
| /linux/drivers/devfreq/event/ | 
| H A D | exynos-nocp.h | 13 	NOCP_ID_REVISION_ID		= 0x04, 14 	NOCP_MAIN_CTL			= 0x08, 15 	NOCP_CFG_CTL			= 0x0C, 17 	NOCP_STAT_PERIOD		= 0x24, 18 	NOCP_STAT_GO			= 0x28, 19 	NOCP_STAT_ALARM_MIN		= 0x2C, 20 	NOCP_STAT_ALARM_MAX		= 0x30, 21 	NOCP_STAT_ALARM_STATUS		= 0x34, 22 	NOCP_STAT_ALARM_CLR		= 0x38, 24 	NOCP_COUNTERS_0_SRC		= 0x138, [all …] 
 | 
| /linux/Documentation/devicetree/bindings/interrupt-controller/ | 
| H A D | mrvl,intc.yaml | 110         reg = <0xd4282000 0x1000>; 119         reg = <0x150 0x4>, <0x168 0x4>; 128         reg = <0xfed20204 0x04>, 129               <0xfed20214 0x04>;
  |