/linux/drivers/phy/qualcomm/ |
H A D | phy-qcom-qmp-qserdes-txrx-v4.h | 10 #define QSERDES_V4_TX_BIST_MODE_LANENO 0x000 11 #define QSERDES_V4_TX_BIST_INVERT 0x004 12 #define QSERDES_V4_TX_CLKBUF_ENABLE 0x008 13 #define QSERDES_V4_TX_TX_EMP_POST1_LVL 0x00c 14 #define QSERDES_V4_TX_TX_IDLE_LVL_LARGE_AMP 0x010 15 #define QSERDES_V4_TX_TX_DRV_LVL 0x014 16 #define QSERDES_V4_TX_TX_DRV_LVL_OFFSET 0x018 17 #define QSERDES_V4_TX_RESET_TSYNC_EN 0x01c 18 #define QSERDES_V4_TX_PRE_STALL_LDO_BOOST_EN 0x020 19 #define QSERDES_V4_TX_TX_BAND 0x024 [all …]
|
H A D | phy-qcom-qmp-qserdes-txrx-v5.h | 11 #define QSERDES_V5_TX_BIST_MODE_LANENO 0x000 12 #define QSERDES_V5_TX_BIST_INVERT 0x004 13 #define QSERDES_V5_TX_CLKBUF_ENABLE 0x008 14 #define QSERDES_V5_TX_TX_EMP_POST1_LVL 0x00c 15 #define QSERDES_V5_TX_TX_IDLE_LVL_LARGE_AMP 0x010 16 #define QSERDES_V5_TX_TX_DRV_LVL 0x014 17 #define QSERDES_V5_TX_TX_DRV_LVL_OFFSET 0x018 18 #define QSERDES_V5_TX_RESET_TSYNC_EN 0x01c 19 #define QSERDES_V5_TX_PRE_STALL_LDO_BOOST_EN 0x020 20 #define QSERDES_V5_TX_TX_BAND 0x024 [all …]
|
H A D | phy-qcom-qmp-pcs-ufs-v2.h | 9 #define QPHY_V2_PCS_UFS_PHY_START 0x000 10 #define QPHY_V2_PCS_UFS_POWER_DOWN_CONTROL 0x004 12 #define QPHY_V2_PCS_UFS_TX_LARGE_AMP_DRV_LVL 0x034 13 #define QPHY_V2_PCS_UFS_TX_LARGE_AMP_POST_EMP_LVL 0x038 14 #define QPHY_V2_PCS_UFS_TX_SMALL_AMP_DRV_LVL 0x03c 15 #define QPHY_V2_PCS_UFS_TX_SMALL_AMP_POST_EMP_LVL 0x040 17 #define QPHY_V2_PCS_UFS_RX_MIN_STALL_NOCONFIG_TIME_CAP 0x0cc 18 #define QPHY_V2_PCS_UFS_RX_SYM_RESYNC_CTRL 0x13c 19 #define QPHY_V2_PCS_UFS_RX_MIN_HIBERN8_TIME 0x140 20 #define QPHY_V2_PCS_UFS_RX_SIGDET_CTRL2 0x148 [all …]
|
H A D | phy-qcom-qmp-pcs-ufs-v4.h | 10 #define QPHY_V4_PCS_UFS_PHY_START 0x000 11 #define QPHY_V4_PCS_UFS_POWER_DOWN_CONTROL 0x004 12 #define QPHY_V4_PCS_UFS_SW_RESET 0x008 13 #define QPHY_V4_PCS_UFS_TIMER_20US_CORECLK_STEPS_MSB 0x00c 14 #define QPHY_V4_PCS_UFS_TIMER_20US_CORECLK_STEPS_LSB 0x010 15 #define QPHY_V4_PCS_UFS_PLL_CNTL 0x02c 16 #define QPHY_V4_PCS_UFS_TX_LARGE_AMP_DRV_LVL 0x030 17 #define QPHY_V4_PCS_UFS_TX_SMALL_AMP_DRV_LVL 0x038 18 #define QPHY_V4_PCS_UFS_BIST_FIXED_PAT_CTRL 0x060 19 #define QPHY_V4_PCS_UFS_TX_HSGEAR_CAPABILITY 0x074 [all …]
|
H A D | phy-qcom-qmp-qserdes-txrx-v6_20.h | 9 #define QSERDES_V6_20_TX_RES_CODE_LANE_OFFSET_TX 0x30 10 #define QSERDES_V6_20_TX_RES_CODE_LANE_OFFSET_RX 0x34 11 #define QSERDES_V6_20_TX_TRAN_DRVR_EMP_EN 0xac 12 #define QSERDES_V6_20_TX_LANE_MODE_1 0x78 13 #define QSERDES_V6_20_TX_LANE_MODE_2 0x7c 14 #define QSERDES_V6_20_TX_LANE_MODE_3 0x80 16 #define QSERDES_V6_20_RX_UCDR_FO_GAIN_RATE_2 0x08 17 #define QSERDES_V6_20_RX_UCDR_FO_GAIN_RATE_3 0x0c 18 #define QSERDES_V6_20_RX_UCDR_SO_GAIN_RATE_2 0x18 19 #define QSERDES_V6_20_RX_UCDR_PI_CONTROLS 0x20 [all …]
|
H A D | phy-qcom-qmp-qserdes-txrx-v6_n4.h | 9 #define QSERDES_V6_N4_TX_CLKBUF_ENABLE 0x08 10 #define QSERDES_V6_N4_TX_TX_EMP_POST1_LVL 0x0c 11 #define QSERDES_V6_N4_TX_TX_DRV_LVL 0x14 12 #define QSERDES_V6_N4_TX_RESET_TSYNC_EN 0x1c 13 #define QSERDES_V6_N4_TX_PRE_STALL_LDO_BOOST_EN 0x20 14 #define QSERDES_V6_N4_TX_RES_CODE_LANE_OFFSET_TX 0x30 15 #define QSERDES_V6_N4_TX_RES_CODE_LANE_OFFSET_RX 0x34 16 #define QSERDES_V6_N4_TX_TRANSCEIVER_BIAS_EN 0x48 17 #define QSERDES_V6_N4_TX_HIGHZ_DRVR_EN 0x4c 18 #define QSERDES_V6_N4_TX_TX_POL_INV 0x50 [all …]
|
H A D | phy-qcom-qmp-qserdes-com-v7.h | 11 #define QSERDES_V7_COM_SSC_STEP_SIZE1_MODE1 0x00 12 #define QSERDES_V7_COM_SSC_STEP_SIZE2_MODE1 0x04 13 #define QSERDES_V7_COM_CP_CTRL_MODE1 0x10 14 #define QSERDES_V7_COM_PLL_RCTRL_MODE1 0x14 15 #define QSERDES_V7_COM_PLL_CCTRL_MODE1 0x18 16 #define QSERDES_V7_COM_CORECLK_DIV_MODE1 0x1c 17 #define QSERDES_V7_COM_LOCK_CMP1_MODE1 0x20 18 #define QSERDES_V7_COM_LOCK_CMP2_MODE1 0x24 19 #define QSERDES_V7_COM_DEC_START_MODE1 0x28 20 #define QSERDES_V7_COM_DEC_START_MSB_MODE1 0x2c [all …]
|
H A D | phy-qcom-qmp-qserdes-com-v3.h | 11 #define QSERDES_V3_COM_ATB_SEL1 0x000 12 #define QSERDES_V3_COM_ATB_SEL2 0x004 13 #define QSERDES_V3_COM_FREQ_UPDATE 0x008 14 #define QSERDES_V3_COM_BG_TIMER 0x00c 15 #define QSERDES_V3_COM_SSC_EN_CENTER 0x010 16 #define QSERDES_V3_COM_SSC_ADJ_PER1 0x014 17 #define QSERDES_V3_COM_SSC_ADJ_PER2 0x018 18 #define QSERDES_V3_COM_SSC_PER1 0x01c 19 #define QSERDES_V3_COM_SSC_PER2 0x020 20 #define QSERDES_V3_COM_SSC_STEP_SIZE1 0x024 [all …]
|
H A D | phy-qcom-qmp-qserdes-com-v5.h | 10 #define QSERDES_V5_COM_ATB_SEL1 0x000 11 #define QSERDES_V5_COM_ATB_SEL2 0x004 12 #define QSERDES_V5_COM_FREQ_UPDATE 0x008 13 #define QSERDES_V5_COM_BG_TIMER 0x00c 14 #define QSERDES_V5_COM_SSC_EN_CENTER 0x010 15 #define QSERDES_V5_COM_SSC_ADJ_PER1 0x014 16 #define QSERDES_V5_COM_SSC_ADJ_PER2 0x018 17 #define QSERDES_V5_COM_SSC_PER1 0x01c 18 #define QSERDES_V5_COM_SSC_PER2 0x020 19 #define QSERDES_V5_COM_SSC_STEP_SIZE1_MODE0 0x024 [all …]
|
/linux/drivers/clk/mstar/ |
H A D | clk-msc313-cpupll.c | 17 * 0x140 -- LPF low. Seems to store one half of the clock transition 18 * 0x144 / 19 * 0x148 -- LPF high. Seems to store one half of the clock transition 20 * 0x14c / 21 * 0x150 -- vendor code says "toggle lpf enable" 22 * 0x154 -- mu? 23 * 0x15c -- lpf_update_count? 24 * 0x160 -- vendor code says "switch to LPF". Clock source config? Register bank? 25 * 0x164 -- vendor code says "from low to high" which seems to mean transition from LPF low to 27 * 0x174 -- Seems to be the PLL lock status bit [all …]
|
/linux/drivers/gpu/drm/vc4/ |
H A D | vc4_hdmi_regs.h | 8 #define VC4_HDMI_PACKET_STRIDE 0x24 11 VC4_INVALID = 0, 183 VC4_HD_REG(HDMI_M_CTL, 0x000c), 184 VC4_HD_REG(HDMI_MAI_CTL, 0x0014), 185 VC4_HD_REG(HDMI_MAI_THR, 0x0018), 186 VC4_HD_REG(HDMI_MAI_FMT, 0x001c), 187 VC4_HD_REG(HDMI_MAI_DATA, 0x0020), 188 VC4_HD_REG(HDMI_MAI_SMP, 0x002c), 189 VC4_HD_REG(HDMI_VID_CTL, 0x0038), 190 VC4_HD_REG(HDMI_CSC_CTL, 0x0040), [all …]
|
/linux/drivers/pci/controller/dwc/ |
H A D | pcie-rcar-gen4.c | 27 /* PCIe Mode Setting Register 0 */ 28 #define PCIEMSR0 0x0000 30 #define DEVICE_TYPE_EP 0 32 #define BIFUR_MOD_SET_ON BIT(0) 34 /* PCIe Interrupt Status 0 */ 35 #define PCIEINTSTS0 0x0084 37 /* PCIe Interrupt Status 0 Enable */ 38 #define PCIEINTSTS0EN 0x0310 44 #define PCIEDMAINTSTSEN 0x0314 45 #define PCIEDMAINTSTSEN_INIT GENMASK(15, 0) [all …]
|
/linux/Documentation/fault-injection/ |
H A D | nvme-fault-injection.rst | 33 name fault_inject, interval 1, probability 100, space 0, times 1 34 CPU: 0 PID: 0 Comm: swapper/0 Not tainted 4.15.0-rc8+ #2 39 dump_stack+0x5c/0x7d 40 should_fail+0x148/0x170 41 nvme_should_fail+0x2f/0x50 [nvme_core] 42 nvme_process_cq+0xe7/0x1d0 [nvme] 43 nvme_irq+0x1e/0x40 [nvme] 44 __handle_irq_event_percpu+0x3a/0x190 45 handle_irq_event_percpu+0x30/0x70 46 handle_irq_event+0x36/0x60 [all …]
|
/linux/drivers/tty/serial/8250/ |
H A D | 8250_boca.c | 13 SERIAL8250_PORT(0x100, 12), 14 SERIAL8250_PORT(0x108, 12), 15 SERIAL8250_PORT(0x110, 12), 16 SERIAL8250_PORT(0x118, 12), 17 SERIAL8250_PORT(0x120, 12), 18 SERIAL8250_PORT(0x128, 12), 19 SERIAL8250_PORT(0x130, 12), 20 SERIAL8250_PORT(0x138, 12), 21 SERIAL8250_PORT(0x140, 12), 22 SERIAL8250_PORT(0x148, 12), [all …]
|
/linux/arch/arm/boot/dts/nxp/vf/ |
H A D | vf610-pinfunc.h | 14 #define ALT0 0x0 15 #define ALT1 0x1 16 #define ALT2 0x2 17 #define ALT3 0x3 18 #define ALT4 0x4 19 #define ALT5 0x5 20 #define ALT6 0x6 21 #define ALT7 0x7 24 #define VF610_PAD_PTA6__GPIO_0 0x000 0x000 ALT0 0x0 25 #define VF610_PAD_PTA6__RMII_CLKOUT 0x000 0x000 ALT1 0x0 [all …]
|
/linux/drivers/video/fbdev/ |
H A D | wm8505fb_regs.h | 15 * Color space select register, default value 0x1c 22 #define WMT_GOVR_COLORSPACE 0x1e4 28 #define WMT_GOVR_COLORSPACE1 0x30 30 #define WMT_GOVR_CONTRAST 0x1b8 31 #define WMT_GOVR_BRGHTNESS 0x1bc /* incompatible with RGB? */ 34 #define WMT_GOVR_FBADDR 0x90 35 #define WMT_GOVR_FBADDR1 0x94 /* UV offset in YUV mode */ 38 #define WMT_GOVR_XPAN 0xa4 39 #define WMT_GOVR_YPAN 0xa0 41 #define WMT_GOVR_XRES 0x98 [all …]
|
/linux/arch/arm/mach-davinci/ |
H A D | clock.h | 13 #define PLLCTL 0x100 14 #define PLLCTL_PLLEN BIT(0) 21 #define PLLM 0x110 22 #define PLLM_PLLM_MASK 0xff 24 #define PREDIV 0x114 25 #define PLLDIV1 0x118 26 #define PLLDIV2 0x11c 27 #define PLLDIV3 0x120 28 #define POSTDIV 0x128 29 #define BPDIV 0x12c [all …]
|
/linux/Documentation/devicetree/bindings/phy/ |
H A D | starfive,jh7110-pcie-phy.yaml | 20 const: 0 54 reg = <0x10210000 0x10000>; 55 #phy-cells = <0>; 56 starfive,sys-syscon = <&sys_syscon 0x18>; 57 starfive,stg-syscon = <&stg_syscon 0x148 0x1f4>;
|
/linux/arch/mips/include/asm/ |
H A D | hpet.h | 9 #define HPET_ID 0x000 10 #define HPET_PERIOD 0x004 11 #define HPET_CFG 0x010 12 #define HPET_STATUS 0x020 13 #define HPET_COUNTER 0x0f0 15 #define HPET_Tn_CFG(n) (0x100 + 0x20 * n) 16 #define HPET_Tn_CMP(n) (0x108 + 0x20 * n) 17 #define HPET_Tn_ROUTE(n) (0x110 + 0x20 * n) 19 #define HPET_T0_IRS 0x001 20 #define HPET_T1_IRS 0x002 [all …]
|
/linux/drivers/media/platform/mediatek/mdp3/ |
H A D | mdp_reg_rdma.h | 10 #define MDP_RDMA_EN 0x000 11 #define MDP_RDMA_RESET 0x008 12 #define MDP_RDMA_CON 0x020 13 #define MDP_RDMA_GMCIF_CON 0x028 14 #define MDP_RDMA_SRC_CON 0x030 15 #define MDP_RDMA_MF_BKGD_SIZE_IN_BYTE 0x060 16 #define MDP_RDMA_MF_BKGD_SIZE_IN_PXL 0x068 17 #define MDP_RDMA_MF_SRC_SIZE 0x070 18 #define MDP_RDMA_MF_CLIP_SIZE 0x078 19 #define MDP_RDMA_MF_OFFSET_1 0x080 [all …]
|
/linux/drivers/mmc/host/ |
H A D | sdhci-esdhc.h | 27 #define ESDHC_HOST_CONTROL_LE 0x20 34 #define ESDHC_PRSSTAT 0x24 35 #define ESDHC_CLOCK_GATE_OFF 0x00000080 36 #define ESDHC_CLOCK_STABLE 0x00000008 39 #define ESDHC_PROCTL 0x28 40 #define ESDHC_VOLT_SEL 0x00000400 41 #define ESDHC_CTRL_4BITBUS (0x1 << 1) 42 #define ESDHC_CTRL_8BITBUS (0x2 << 1) 43 #define ESDHC_CTRL_BUSWIDTH_MASK (0x3 << 1) 44 #define ESDHC_HOST_CONTROL_RES 0x01 [all …]
|
/linux/drivers/usb/fotg210/ |
H A D | fotg210-udc.h | 14 /* Global Mask of HC/OTG/DEV interrupt Register(0xC4) */ 15 #define FOTG210_GMIR 0xC4 16 #define GMIR_INT_POLARITY 0x8 /*Active High*/ 17 #define GMIR_MHC_INT 0x4 18 #define GMIR_MOTG_INT 0x2 19 #define GMIR_MDEV_INT 0x1 21 /* Device Main Control Register(0x100) */ 22 #define FOTG210_DMCR 0x100 29 #define DMCR_CAP_RMWAKUP (1 << 0) 31 /* Device Address Register(0x104) */ [all …]
|
/linux/drivers/gpu/drm/nouveau/nvkm/falcon/ |
H A D | gm200.c | 31 u32 sctl = nvkm_falcon_rd32(falcon, 0x240); in gm200_flcn_tracepc() 32 u32 tidx = nvkm_falcon_rd32(falcon, 0x148); in gm200_flcn_tracepc() 33 int nr = (tidx & 0x00ff0000) >> 16, sp, ip; in gm200_flcn_tracepc() 36 for (sp = 0; sp < nr; sp++) { in gm200_flcn_tracepc() 37 nvkm_falcon_wr32(falcon, 0x148, sp); in gm200_flcn_tracepc() 38 ip = nvkm_falcon_rd32(falcon, 0x14c); in gm200_flcn_tracepc() 47 *(u32 *)img = nvkm_falcon_rd32(falcon, 0x1c4 + (port * 8)); in gm200_flcn_pio_dmem_rd() 54 u32 data = nvkm_falcon_rd32(falcon, 0x1c4 + (port * 8)); in gm200_flcn_pio_dmem_rd() 57 *(u8 *)img++ = data & 0xff; in gm200_flcn_pio_dmem_rd() 66 nvkm_falcon_wr32(falcon, 0x1c0 + (port * 8), BIT(25) | dmem_base); in gm200_flcn_pio_dmem_rd_init() [all …]
|
/linux/arch/x86/include/asm/ |
H A D | hpet.h | 11 #define HPET_ID 0x000 12 #define HPET_PERIOD 0x004 13 #define HPET_CFG 0x010 14 #define HPET_STATUS 0x020 15 #define HPET_COUNTER 0x0f0 17 #define HPET_Tn_CFG(n) (0x100 + 0x20 * n) 18 #define HPET_Tn_CMP(n) (0x108 + 0x20 * n) 19 #define HPET_Tn_ROUTE(n) (0x110 + 0x20 * n) 21 #define HPET_T0_CFG 0x100 22 #define HPET_T0_CMP 0x108 [all …]
|
/linux/arch/arm/boot/dts/nxp/imx/ |
H A D | imxrt1050-pinfunc.h | 10 #define IMX_PAD_SION 0x40000000 17 #define MXRT1050_IOMUXC_GPIO_EMC_00_SEMC_DA00 0x014 0x204 0x000 0x0 0x0 18 #define MXRT1050_IOMUXC_GPIO_EMC_00_FLEXPWM4_PWM0_A 0x014 0x204 0x494 0x1 0x0 19 #define MXRT1050_IOMUXC_GPIO_EMC_00_LPSPI2_SCK 0x014 0x204 0x500 0x2 0x1 20 #define MXRT1050_IOMUXC_GPIO_EMC_00_XBAR_INOUT2 0x014 0x204 0x60C 0x3 0x0 21 #define MXRT1050_IOMUXC_GPIO_EMC_00_FLEXIO1_D00 0x014 0x204 0x000 0x4 0x0 22 #define MXRT1050_IOMUXC_GPIO_EMC_00_GPIO4_IO00 0x014 0x204 0x000 0x5 0x0 24 #define MXRT1050_IOMUXC_GPIO_EMC_01_SEMC_DA01 0x018 0x208 0x000 0x0 0x0 25 #define MXRT1050_IOMUXC_GPIO_EMC_01_FLEXPWM4_PWM0_B 0x018 0x208 0x000 0x1 0x0 26 #define MXRT1050_IOMUXC_GPIO_EMC_01_LPSPI2_PCS0 0x018 0x208 0x4FC 0x2 0x1 [all …]
|