| /linux/arch/arm/boot/dts/nvidia/ | 
| H A D | tegra30-asus-tf300t.dts | 75 			reg = <0x10>;94 			mount-matrix =   "0", "-1",  "0",
 95 					"-1",  "0",  "0",
 96 					 "0",  "0", "-1";
 100 			mount-matrix =   "-1",  "0",  "0",
 101 					  "0",  "1",  "0",
 102 					  "0",  "0", "-1";
 107 					mount-matrix =   "0", "-1",  "0",
 108 							"-1",  "0",  "0",
 109 							 "0",  "0",  "1";
 [all …]
 
 | 
| H A D | tegra30-asus-tf300tg.dts | 22 				<TEGRA_GPIO(X, 0) GPIO_ACTIVE_HIGH>,171 			reg = <0x10>;
 190 			mount-matrix =   "1",  "0",  "0",
 191 					 "0", "-1",  "0",
 192 					 "0",  "0", "-1";
 196 			mount-matrix =   "-1",  "0",  "0",
 197 					  "0",  "1",  "0",
 198 					  "0",  "0", "-1";
 203 					mount-matrix =   "0", "-1",  "0",
 204 							"-1",  "0",  "0",
 [all …]
 
 | 
| H A D | tegra30-asus-tf700t.dts | 92 			reg = <0x10>;111 			mount-matrix =   "1",  "0",  "0",
 112 					 "0", "-1",  "0",
 113 					 "0",  "0", "-1";
 117 			mount-matrix =   "0",  "1",  "0",
 118 					 "1",  "0",  "0",
 119 					 "0",  "0", "-1";
 124 					mount-matrix =   "0", "-1",  "0",
 125 							"-1",  "0",  "0",
 126 							 "0",  "0",  "1";
 [all …]
 
 | 
| H A D | tegra30-lg-p895.dts | 12 		pinctrl-0 = <&state_default>;123 				nvidia,emem-configuration = < 0x00020001 0xc0000010
 124 					0x00000001 0x00000001 0x00000002 0x00000000
 125 					0x00000003 0x00000001 0x00000002 0x00000004
 126 					0x00000001 0x00000000 0x00000002 0x00000002
 127 					0x02020001 0x00060402 0x77230303 0x001f0000 >;
 133 				nvidia,emem-configuration = < 0x00030003 0xc0000010
 134 					0x00000001 0x00000001 0x00000002 0x00000000
 135 					0x00000003 0x00000001 0x00000002 0x00000004
 136 					0x00000001 0x00000000 0x00000002 0x00000002
 [all …]
 
 | 
| H A D | tegra30-asus-tf300tl.dts | 191 			reg = <0x10>;210 			mount-matrix =  "-1",  "0",  "0",
 211 					 "0", "-1",  "0",
 212 					 "0",  "0",  "1";
 216 			mount-matrix =   "-1",  "0",  "0",
 217 					  "0",  "1",  "0",
 218 					  "0",  "0", "-1";
 223 					mount-matrix =   "0", "-1",  "0",
 224 							"-1",  "0",  "0",
 225 							 "0",  "0",  "1";
 [all …]
 
 | 
| H A D | tegra30-pegatron-chagall.dts | 49 		reg = <0x80000000 0x40000000>;59 			alloc-ranges = <0x80000000 0x30000000>;
 60 			size = <0x10000000>; /* 256MiB */
 67 			reg = <0xbeb00000 0x10000>; /* 64kB */
 68 			console-size = <0x8000>; /* 32kB */
 69 			record-size = <0x400>; /* 1kB */
 74 			reg = <0xbfe00000 0x200000>; /* 2MB */
 100 		pinctrl-0 = <&state_default>;
 144 				nvidia,lock = <0>;
 145 				nvidia,io-reset = <0>;
 [all …]
 
 | 
| H A D | tegra30-asus-tf201.dts | 67 			reg = <0x4d>;82 			mount-matrix =  "-1",  "0",  "0",
 83 					 "0", "-1",  "0",
 84 					 "0",  "0", "-1";
 88 			mount-matrix =   "0", "-1",  "0",
 89 					"-1",  "0",  "0",
 90 					 "0",  "0", "-1";
 95 					mount-matrix =   "1",  "0",  "0",
 96 							 "0", "-1",  "0",
 97 							 "0",  "0",  "1";
 [all …]
 
 | 
| H A D | tegra30-asus-nexus7-grouper-memory-timings.dtsi | 5 		emc-timings-0 {6 			nvidia,ram-code = <0>; /* Elpida EDJ2108EDBG-DJL-F */
 12 					0x00020001 /* MC_EMEM_ARB_CFG */
 13 					0xc0000020 /* MC_EMEM_ARB_OUTSTANDING_REQ */
 14 					0x00000001 /* MC_EMEM_ARB_TIMING_RCD */
 15 					0x00000001 /* MC_EMEM_ARB_TIMING_RP */
 16 					0x00000002 /* MC_EMEM_ARB_TIMING_RC */
 17 					0x00000000 /* MC_EMEM_ARB_TIMING_RAS */
 18 					0x00000001 /* MC_EMEM_ARB_TIMING_FAW */
 19 					0x00000001 /* MC_EMEM_ARB_TIMING_RRD */
 [all …]
 
 | 
| H A D | tegra30-asus-tf600t.dts | 40 		reg = <0x80000000 0x80000000>;50 			alloc-ranges = <0x80000000 0x30000000>;
 51 			size = <0x10000000>;		/* 256MiB */
 78 		pinctrl-0 = <&state_default>;
 134 				nvidia,lock = <0>;
 135 				nvidia,io-reset = <0>;
 594 				nvidia,lock = <0>;
 595 				nvidia,io-reset = <0>;
 681 				nvidia,lock = <0>;
 682 				nvidia,io-reset = <0>;
 [all …]
 
 | 
| H A D | tegra30-ouya.dts | 32 			tlm,version-major = <0x0>;33 			tlm,version-minor = <0x0>;
 38 		reg = <0x80000000 0x40000000>;
 48 			alloc-ranges = <0x80000000 0x30000000>;
 49 			size = <0x10000000>; /* 256MiB */
 56 			reg = <0xbfdf0000 0x10000>;	/* 64kB */
 57 			console-size = <0x8000>;	/* 32kB */
 58 			record-size = <0x400>;		/*  1kB */
 63 			reg = <0xbfe00000 0x200000>;
 81 		pinctrl-0 = <&state_default>;
 [all …]
 
 | 
| H A D | tegra30-asus-p1801-t.dts | 47 		reg = <0x80000000 0x80000000>;57 			alloc-ranges = <0x80000000 0x30000000>;
 58 			size = <0x10000000>;		/* 256MiB */
 64 			reg = <0xabe01000 (1920 * 1080 * 4)>;
 69 			reg = <0xbfe00000 0x200000>;	/* 2MB */
 75 			reg = <0xfea00000 0x10000>;	/* 64kB */
 76 			console-size = <0x8000>;	/* 32kB */
 77 			record-size = <0x400>;		/*  1kB */
 108 				<TEGRA_GPIO(R, 0) GPIO_ACTIVE_HIGH>;
 127 		pinctrl-0 = <&state_default>;
 [all …]
 
 | 
| H A D | tegra124-nyan-blaze-emc.dtsi | 92 					0x4004000193 					0x8000000a
 94 					0x00000001
 95 					0x00000001
 96 					0x00000002
 97 					0x00000000
 98 					0x00000002
 99 					0x00000001
 100 					0x00000002
 101 					0x00000008
 [all …]
 
 | 
| H A D | tegra124-jetson-tk1-emc.dtsi | 104 					0x40040001105 					0x8000000a
 106 					0x00000001
 107 					0x00000001
 108 					0x00000002
 109 					0x00000000
 110 					0x00000002
 111 					0x00000001
 112 					0x00000003
 113 					0x00000008
 [all …]
 
 | 
| H A D | tegra124-apalis-emc.dtsi | 108 					0x40040001 0x8000000a109 					0x00000001 0x00000001
 110 					0x00000002 0x00000000
 111 					0x00000002 0x00000001
 112 					0x00000003 0x00000008
 113 					0x00000003 0x00000002
 114 					0x00000003 0x00000006
 115 					0x06030203 0x000a0502
 116 					0x77e30303 0x70000f03
 117 					0x001f0000
 [all …]
 
 | 
| H A D | tegra124-nyan-big-emc.dtsi | 263 					0x40040001 /* MC_EMEM_ARB_CFG */264 					0x8000000a /* MC_EMEM_ARB_OUTSTANDING_REQ */
 265 					0x00000001 /* MC_EMEM_ARB_TIMING_RCD */
 266 					0x00000001 /* MC_EMEM_ARB_TIMING_RP */
 267 					0x00000002 /* MC_EMEM_ARB_TIMING_RC */
 268 					0x00000000 /* MC_EMEM_ARB_TIMING_RAS */
 269 					0x00000002 /* MC_EMEM_ARB_TIMING_FAW */
 270 					0x00000001 /* MC_EMEM_ARB_TIMING_RRD */
 271 					0x00000002 /* MC_EMEM_ARB_TIMING_RAP2PRE */
 272 					0x00000008 /* MC_EMEM_ARB_TIMING_WAP2PRE */
 [all …]
 
 | 
| /linux/Documentation/devicetree/bindings/memory-controllers/ | 
| H A D | nvidia,tegra124-emc.yaml | 33     const: 051   "^emc-timings-[0-9]+$":
 62       "^timing-[0-9]+$":
 93             minimum: 0
 156             minimum: 0
 356         reg = <0x70019000 0x1000>;
 369         reg = <0x7001b000 0x1000>;
 377         #interconnect-cells = <0>;
 379         emc-timings-0 {
 382             timing-0 {
 [all …]
 
 | 
| /linux/include/linux/ | 
| H A D | fsl_ifc.h | 26 #define FSL_IFC_VERSION_MASK	0x0F0F000027 #define FSL_IFC_VERSION_1_0_0	0x01000000
 28 #define FSL_IFC_VERSION_1_1_0	0x01010000
 29 #define FSL_IFC_VERSION_2_0_0	0x02000000
 37 #define CSPR_BA				0xFFFF0000
 39 #define CSPR_PORT_SIZE			0x00000180
 42 #define CSPR_PORT_SIZE_8		0x00000080
 44 #define CSPR_PORT_SIZE_16		0x00000100
 46 #define CSPR_PORT_SIZE_32		0x00000180
 48 #define CSPR_WP				0x00000040
 [all …]
 
 | 
| /linux/drivers/net/wireless/realtek/rtl8xxxu/ | 
| H A D | 8192c.c | 21 	.reg_0e00 = 0x07090c0c,22 	.reg_0e04 = 0x01020405,
 23 	.reg_0e08 = 0x00000000,
 24 	.reg_086c = 0x00000000,
 26 	.reg_0e10 = 0x0b0c0c0e,
 27 	.reg_0e14 = 0x01030506,
 28 	.reg_0e18 = 0x0b0c0d0e,
 29 	.reg_0e1c = 0x01030509,
 31 	.reg_0830 = 0x07090c0c,
 32 	.reg_0834 = 0x01020405,
 [all …]
 
 | 
| H A D | 8723a.c | 20 	.reg_0e00 = 0x0a0c0c0c,21 	.reg_0e04 = 0x02040608,
 22 	.reg_0e08 = 0x00000000,
 23 	.reg_086c = 0x00000000,
 25 	.reg_0e10 = 0x0a0c0d0e,
 26 	.reg_0e14 = 0x02040608,
 27 	.reg_0e18 = 0x0a0c0d0e,
 28 	.reg_0e1c = 0x02040608,
 30 	.reg_0830 = 0x0a0c0c0c,
 31 	.reg_0834 = 0x02040608,
 [all …]
 
 | 
| /linux/drivers/net/wireless/realtek/rtlwifi/rtl8192ce/ | 
| H A D | table.c | 7 	0x024, 0x0011800f,8 	0x028, 0x00ffdb83,
 9 	0x800, 0x80040002,
 10 	0x804, 0x00000003,
 11 	0x808, 0x0000fc00,
 12 	0x80c, 0x0000000a,
 13 	0x810, 0x10005388,
 14 	0x814, 0x020c3d10,
 15 	0x818, 0x02200385,
 16 	0x81c, 0x00000000,
 [all …]
 
 | 
| /linux/drivers/net/wireless/realtek/rtlwifi/rtl8192cu/ | 
| H A D | table.c | 7 	0x024, 0x0011800f,8 	0x028, 0x00ffdb83,
 9 	0x800, 0x80040002,
 10 	0x804, 0x00000003,
 11 	0x808, 0x0000fc00,
 12 	0x80c, 0x0000000a,
 13 	0x810, 0x10000330,
 14 	0x814, 0x020c3d10,
 15 	0x818, 0x02200385,
 16 	0x81c, 0x00000000,
 [all …]
 
 | 
| /linux/drivers/net/wireless/realtek/rtlwifi/rtl8723ae/ | 
| H A D | table.c | 7 	0x800, 0x80040000,8 	0x804, 0x00000003,
 9 	0x808, 0x0000fc00,
 10 	0x80c, 0x0000000a,
 11 	0x810, 0x10005388,
 12 	0x814, 0x020c3d10,
 13 	0x818, 0x02200385,
 14 	0x81c, 0x00000000,
 15 	0x820, 0x01000100,
 16 	0x824, 0x00390004,
 [all …]
 
 | 
| /linux/drivers/net/ethernet/sun/ | 
| H A D | sunhme.h | 15 #define GREG_SWRESET	0x000UL	/* Software Reset  */16 #define GREG_CFG	0x004UL	/* Config Register */
 17 #define GREG_STAT	0x100UL	/* Status          */
 18 #define GREG_IMASK	0x104UL	/* Interrupt Mask  */
 19 #define GREG_REG_SIZE	0x108UL
 22 #define GREG_RESET_ETX         0x01
 23 #define GREG_RESET_ERX         0x02
 24 #define GREG_RESET_ALL         0x03
 27 #define GREG_CFG_BURSTMSK      0x03
 28 #define GREG_CFG_BURST16       0x00
 [all …]
 
 | 
| /linux/drivers/gpu/drm/nouveau/nvkm/engine/gr/ | 
| H A D | ctxnv40.c | 31  * - On context save, NVIDIA set 0x400314 bit 0 to 1 if the "3D state"35  *   opcode 0x60000d is called before resuming normal operation.
 37  *   checks: ((nsource & 0x0857) || (0x400718 & 0x0100) || (intr & 0x0001))
 38  *   and calls 0x60000d before resuming normal operation.
 40  *   and if true 0x800001 is called with count=0, pos=0, the flag is cleared
 44  *   flag 10.  If it's set, they only transfer the small 0x300 byte block
 50  * - There's a number of places where context offset 0 (where we place
 51  *   the PRAMIN offset of the context) is loaded into either 0x408000,
 52  *   0x408004 or 0x408008.  Not sure what's up there either.
 53  * - The ctxprogs for some cards save 0x400a00 again during the cleanup
 [all …]
 
 | 
| /linux/drivers/net/wireless/ath/ath5k/ | 
| H A D | reg.h | 46 #define AR5K_NOQCU_TXDP0	0x0000		/* Queue 0 - data */47 #define AR5K_NOQCU_TXDP1	0x0004		/* Queue 1 - beacons */
 52 #define	AR5K_CR		0x0008			/* Register Address */
 53 #define AR5K_CR_TXE0	0x00000001	/* TX Enable for queue 0 on 5210 */
 54 #define AR5K_CR_TXE1	0x00000002	/* TX Enable for queue 1 on 5210 */
 55 #define	AR5K_CR_RXE	0x00000004	/* RX Enable */
 56 #define AR5K_CR_TXD0	0x00000008	/* TX Disable for queue 0 on 5210 */
 57 #define AR5K_CR_TXD1	0x00000010	/* TX Disable for queue 1 on 5210 */
 58 #define	AR5K_CR_RXD	0x00000020	/* RX Disable */
 59 #define	AR5K_CR_SWI	0x00000040	/* Software Interrupt */
 [all …]
 
 |