/linux/drivers/gpu/drm/amd/include/asic_reg/gc/ |
H A D | gc_11_0_0_default.h | 28 #define regSDMA0_DEC_START_DEFAULT 0x00000000 29 #define regSDMA0_F32_MISC_CNTL_DEFAULT 0x00000000 30 #define regSDMA0_GLOBAL_TIMESTAMP_LO_DEFAULT 0x00000000 31 #define regSDMA0_GLOBAL_TIMESTAMP_HI_DEFAULT 0x00000000 32 #define regSDMA0_POWER_CNTL_DEFAULT 0x00000000 33 #define regSDMA0_CNTL_DEFAULT 0x00002440 34 #define regSDMA0_CHICKEN_BITS_DEFAULT 0x0107d186 35 #define regSDMA0_GB_ADDR_CONFIG_DEFAULT 0x00000545 36 #define regSDMA0_GB_ADDR_CONFIG_READ_DEFAULT 0x00000545 37 #define regSDMA0_RB_RPTR_FETCH_DEFAULT 0x00000000 [all …]
|
H A D | gc_10_3_0_default.h | 27 #define mmSDMA0_DEC_START_DEFAULT 0x00000000 28 #define mmSDMA0_GLOBAL_TIMESTAMP_LO_DEFAULT 0x00000000 29 #define mmSDMA0_GLOBAL_TIMESTAMP_HI_DEFAULT 0x00000000 30 #define mmSDMA0_PG_CNTL_DEFAULT 0x00000000 31 #define mmSDMA0_PG_CTX_LO_DEFAULT 0x00000000 32 #define mmSDMA0_PG_CTX_HI_DEFAULT 0x00000000 33 #define mmSDMA0_PG_CTX_CNTL_DEFAULT 0x00000000 34 #define mmSDMA0_POWER_CNTL_DEFAULT 0x40000050 35 #define mmSDMA0_CLK_CTRL_DEFAULT 0x00000100 36 #define mmSDMA0_CNTL_DEFAULT 0x000000c2 [all …]
|
H A D | gc_10_1_0_default.h | 26 #define mmSDMA0_DEC_START_DEFAULT 0x00000000 27 #define mmSDMA0_PG_CNTL_DEFAULT 0x00000000 28 #define mmSDMA0_PG_CTX_LO_DEFAULT 0x00000000 29 #define mmSDMA0_PG_CTX_HI_DEFAULT 0x00000000 30 #define mmSDMA0_PG_CTX_CNTL_DEFAULT 0x00000000 31 #define mmSDMA0_POWER_CNTL_DEFAULT 0x40000050 32 #define mmSDMA0_CLK_CTRL_DEFAULT 0x00000100 33 #define mmSDMA0_CNTL_DEFAULT 0x000000c2 34 #define mmSDMA0_CHICKEN_BITS_DEFAULT 0x01af0107 35 #define mmSDMA0_GB_ADDR_CONFIG_DEFAULT 0x00000044 [all …]
|
H A D | gc_9_0_default.h | 26 #define mmGRBM_CNTL_DEFAULT 0x00000018 27 #define mmGRBM_SKEW_CNTL_DEFAULT 0x00000020 28 #define mmGRBM_STATUS2_DEFAULT 0x00000000 29 #define mmGRBM_PWR_CNTL_DEFAULT 0x00000000 30 #define mmGRBM_STATUS_DEFAULT 0x00000000 31 #define mmGRBM_STATUS_SE0_DEFAULT 0x00000000 32 #define mmGRBM_STATUS_SE1_DEFAULT 0x00000000 33 #define mmGRBM_SOFT_RESET_DEFAULT 0x00000000 34 #define mmGRBM_CGTT_CLK_CNTL_DEFAULT 0x00000100 35 #define mmGRBM_GFX_CLKEN_CNTL_DEFAULT 0x00001008 [all …]
|
/linux/drivers/net/wireless/realtek/rtw89/ |
H A D | rtw8852bt_rfk_table.c | 8 RTW89_DECL_RFK_WM(0x12a8, 0x0000000f, 0x4), 9 RTW89_DECL_RFK_WM(0x32a8, 0x0000000f, 0x4), 10 RTW89_DECL_RFK_WM(0x12bc, 0x000ffff0, 0x5555), 11 RTW89_DECL_RFK_WM(0x32bc, 0x000ffff0, 0x5555), 12 RTW89_DECL_RFK_WM(0x0300, 0xff000000, 0x16), 13 RTW89_DECL_RFK_WM(0x0304, 0x000000ff, 0x19), 14 RTW89_DECL_RFK_WM(0x0314, 0xffff0000, 0x2041), 15 RTW89_DECL_RFK_WM(0x0318, 0xffffffff, 0x2041), 16 RTW89_DECL_RFK_WM(0x0318, 0xffffffff, 0x20012041), 17 RTW89_DECL_RFK_WM(0x0020, 0x00006000, 0x3), [all …]
|
H A D | rtw8852b_rfk_table.c | 8 RTW89_DECL_RFK_WM(0xC0D4, 0xffffffff, 0x4486888c), 9 RTW89_DECL_RFK_WM(0xC0D8, 0xffffffff, 0xc6ba10e0), 10 RTW89_DECL_RFK_WM(0xc0dc, 0xffffffff, 0x30c52868), 11 RTW89_DECL_RFK_WM(0xc0e0, 0xffffffff, 0x05008128), 12 RTW89_DECL_RFK_WM(0xc0e4, 0xffffffff, 0x0000272b), 13 RTW89_DECL_RFK_WM(0xC1D4, 0xffffffff, 0x4486888c), 14 RTW89_DECL_RFK_WM(0xC1D8, 0xffffffff, 0xc6ba10e0), 15 RTW89_DECL_RFK_WM(0xc1dc, 0xffffffff, 0x30c52868), 16 RTW89_DECL_RFK_WM(0xc1e0, 0xffffffff, 0x05008128), 17 RTW89_DECL_RFK_WM(0xc1e4, 0xffffffff, 0x0000272b), [all …]
|
/linux/drivers/gpu/drm/radeon/ |
H A D | uvd_v3_1.c | 46 radeon_ring_write(ring, PACKET0(UVD_SEMA_ADDR_LOW, 0)); in uvd_v3_1_semaphore_emit() 47 radeon_ring_write(ring, (addr >> 3) & 0x000FFFFF); in uvd_v3_1_semaphore_emit() 49 radeon_ring_write(ring, PACKET0(UVD_SEMA_ADDR_HIGH, 0)); in uvd_v3_1_semaphore_emit() 50 radeon_ring_write(ring, (addr >> 23) & 0x000FFFFF); in uvd_v3_1_semaphore_emit() 52 radeon_ring_write(ring, PACKET0(UVD_SEMA_CMD, 0)); in uvd_v3_1_semaphore_emit() 53 radeon_ring_write(ring, 0x80 | (emit_wait ? 1 : 0)); in uvd_v3_1_semaphore_emit()
|
H A D | r600_reg.h | 31 #define R600_PCIE_PORT_INDEX 0x0038 32 #define R600_PCIE_PORT_DATA 0x003c 34 #define R600_RCU_INDEX 0x0100 35 #define R600_RCU_DATA 0x0104 37 #define R600_UVD_CTX_INDEX 0xf4a0 38 #define R600_UVD_CTX_DATA 0xf4a4 40 #define R600_MC_VM_FB_LOCATION 0x2180 41 #define R600_MC_FB_BASE_MASK 0x0000FFFF 42 #define R600_MC_FB_BASE_SHIFT 0 43 #define R600_MC_FB_TOP_MASK 0xFFFF0000 [all …]
|
H A D | uvd_v2_2.c | 45 radeon_ring_write(ring, PACKET0(UVD_CONTEXT_ID, 0)); in uvd_v2_2_fence_emit() 47 radeon_ring_write(ring, PACKET0(UVD_GPCOM_VCPU_DATA0, 0)); in uvd_v2_2_fence_emit() 49 radeon_ring_write(ring, PACKET0(UVD_GPCOM_VCPU_DATA1, 0)); in uvd_v2_2_fence_emit() 50 radeon_ring_write(ring, upper_32_bits(addr) & 0xff); in uvd_v2_2_fence_emit() 51 radeon_ring_write(ring, PACKET0(UVD_GPCOM_VCPU_CMD, 0)); in uvd_v2_2_fence_emit() 52 radeon_ring_write(ring, 0); in uvd_v2_2_fence_emit() 54 radeon_ring_write(ring, PACKET0(UVD_GPCOM_VCPU_DATA0, 0)); in uvd_v2_2_fence_emit() 55 radeon_ring_write(ring, 0); in uvd_v2_2_fence_emit() 56 radeon_ring_write(ring, PACKET0(UVD_GPCOM_VCPU_DATA1, 0)); in uvd_v2_2_fence_emit() 57 radeon_ring_write(ring, 0); in uvd_v2_2_fence_emit() [all …]
|
/linux/drivers/media/platform/ti/vpe/ |
H A D | vpe_regs.h | 16 #define VPE_PID 0x0000 17 #define VPE_PID_MINOR_MASK 0x3f 18 #define VPE_PID_MINOR_SHIFT 0 19 #define VPE_PID_CUSTOM_MASK 0x03 21 #define VPE_PID_MAJOR_MASK 0x07 23 #define VPE_PID_RTL_MASK 0x1f 25 #define VPE_PID_FUNC_MASK 0xfff 27 #define VPE_PID_SCHEME_MASK 0x03 30 #define VPE_SYSCONFIG 0x0010 31 #define VPE_SYSCONFIG_IDLE_MASK 0x03 [all …]
|
/linux/drivers/hwtracing/coresight/ |
H A D | coresight-priv.h | 19 * Coresight management registers (0xf00-0xfcc) 20 * 0xfa0 - 0xfa4: Management registers in PFTv1.0 23 #define CORESIGHT_ITCTRL 0xf00 24 #define CORESIGHT_CLAIMSET 0xfa0 25 #define CORESIGHT_CLAIMCLR 0xfa4 26 #define CORESIGHT_LAR 0xfb0 27 #define CORESIGHT_LSR 0xfb4 28 #define CORESIGHT_DEVARCH 0xfbc 29 #define CORESIGHT_AUTHSTATUS 0xfb8 30 #define CORESIGHT_DEVID 0xfc8 [all …]
|
/linux/drivers/net/wireless/ath/ath12k/ |
H A D | hal.h | 36 #define HAL_SHADOW_BASE_ADDR 0x000008fc 44 #define HAL_SEQ_WCSS_UMAC_OFFSET 0x00a00000 45 #define HAL_SEQ_WCSS_UMAC_REO_REG 0x00a38000 46 #define HAL_SEQ_WCSS_UMAC_TCL_REG 0x00a44000 47 #define HAL_SEQ_WCSS_UMAC_CE0_SRC_REG 0x01b80000 48 #define HAL_SEQ_WCSS_UMAC_CE0_DST_REG 0x01b81000 49 #define HAL_SEQ_WCSS_UMAC_CE1_SRC_REG 0x01b82000 50 #define HAL_SEQ_WCSS_UMAC_CE1_DST_REG 0x01b83000 51 #define HAL_SEQ_WCSS_UMAC_WBM_REG 0x00a34000 53 #define HAL_CE_WFSS_CE_REG_BASE 0x01b80000 [all …]
|
/linux/drivers/net/ethernet/intel/igc/ |
H A D | igc_diag.c | 8 { IGC_FCAL, 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF }, 9 { IGC_FCAH, 1, PATTERN_TEST, 0x0000FFFF, 0xFFFFFFFF }, 10 { IGC_FCT, 1, PATTERN_TEST, 0x0000FFFF, 0xFFFFFFFF }, 11 { IGC_RDBAH(0), 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF }, 12 { IGC_RDBAL(0), 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFF80 }, 13 { IGC_RDLEN(0), 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF }, 14 { IGC_RDT(0), 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF }, 15 { IGC_FCRTH, 1, PATTERN_TEST, 0x0003FFF0, 0x0003FFF0 }, 16 { IGC_FCTTV, 1, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF }, 17 { IGC_TIPG, 1, PATTERN_TEST, 0x3FFFFFFF, 0x3FFFFFFF }, [all …]
|
/linux/drivers/net/wireless/ath/ath11k/ |
H A D | hal.h | 43 #define HAL_SEQ_WCSS_UMAC_OFFSET 0x00a00000 44 #define HAL_SEQ_WCSS_UMAC_REO_REG 0x00a38000 45 #define HAL_SEQ_WCSS_UMAC_TCL_REG 0x00a44000 54 #define HAL_SEQ_WCSS_UMAC_WBM_REG 0x00a34000 56 #define HAL_CE_WFSS_CE_REG_BASE 0x01b80000 57 #define HAL_WLAON_REG_BASE 0x01f80000 60 #define HAL_TCL1_RING_CMN_CTRL_REG 0x00000014 61 #define HAL_TCL1_RING_DSCP_TID_MAP 0x0000002c 105 #define HAL_TCL1_RING_HP 0x00002000 106 #define HAL_TCL1_RING_TP 0x00002004 [all …]
|
/linux/drivers/net/wireless/ath/ath9k/ |
H A D | ar9002_phy.h | 19 #define AR_PHY_TEST 0x9800 20 #define PHY_AGC_CLR 0x10000000 21 #define RFSILENT_BB 0x00002000 23 #define AR_PHY_TURBO 0x9804 24 #define AR_PHY_FC_TURBO_MODE 0x00000001 25 #define AR_PHY_FC_TURBO_SHORT 0x00000002 26 #define AR_PHY_FC_DYN2040_EN 0x00000004 27 #define AR_PHY_FC_DYN2040_PRI_ONLY 0x00000008 28 #define AR_PHY_FC_DYN2040_PRI_CH 0x00000010 30 #define AR_PHY_FC_DYN2040_EXT_CH 0x00000020 [all …]
|
/linux/drivers/net/wireless/ath/carl9170/ |
H A D | phy.h | 24 #define AR9170_PHY_REG_BASE (0x1bc000 + 0x9800) 28 #define AR9170_PHY_REG_TEST (AR9170_PHY_REG_BASE + 0x0000) 29 #define AR9170_PHY_TEST_AGC_CLR 0x10000000 30 #define AR9170_PHY_TEST_RFSILENT_BB 0x00002000 32 #define AR9170_PHY_REG_TURBO (AR9170_PHY_REG_BASE + 0x0004) 33 #define AR9170_PHY_TURBO_FC_TURBO_MODE 0x00000001 34 #define AR9170_PHY_TURBO_FC_TURBO_SHORT 0x00000002 35 #define AR9170_PHY_TURBO_FC_DYN2040_EN 0x00000004 36 #define AR9170_PHY_TURBO_FC_DYN2040_PRI_ONLY 0x00000008 37 #define AR9170_PHY_TURBO_FC_DYN2040_PRI_CH 0x00000010 [all …]
|
/linux/drivers/gpu/drm/nouveau/nvkm/engine/gr/ |
H A D | regs.h | 5 #define NV04_PGRAPH_DEBUG_0 0x00400080 6 #define NV04_PGRAPH_DEBUG_1 0x00400084 7 #define NV04_PGRAPH_DEBUG_2 0x00400088 8 #define NV04_PGRAPH_DEBUG_3 0x0040008c 9 #define NV10_PGRAPH_DEBUG_4 0x00400090 10 #define NV03_PGRAPH_INTR 0x00400100 11 #define NV03_PGRAPH_NSTATUS 0x00400104 20 #define NV03_PGRAPH_NSOURCE 0x00400108 21 # define NV03_PGRAPH_NSOURCE_NOTIFICATION (1<<0) 40 #define NV03_PGRAPH_INTR_EN 0x00400140 [all …]
|
/linux/arch/parisc/mm/ |
H A D | ioremap.c | 22 if ((phys_addr >= 0x00080000 && end < 0x000fffff) || in ioremap_prot() 23 (phys_addr >= 0x00500000 && end < 0x03bfffff)) in ioremap_prot() 24 phys_addr |= F_EXTEND(0xfc000000); in ioremap_prot()
|
/linux/arch/arm/include/debug/ |
H A D | imx.S | 20 (((x) & 0x80000000) >> 7) | \ 21 (0xf4000000 + \ 22 (((x) & 0x50000000) >> 6) + \ 23 (((x) & 0x0b000000) >> 4) + \ 24 (((x) & 0x000fffff)))) 35 str \rd, [\rx, #0x40] @ TXDATA 45 1002: ldr \rd, [\rx, #0x98] @ SR2
|
/linux/drivers/net/ethernet/intel/igb/ |
H A D | igb_ethtool.c | 112 TEST_REG = 0, 129 #define IGB_PRIV_FLAGS_LEGACY_RX BIT(0) 147 0 : rd32(E1000_STATUS); in igb_get_link_ksettings() 240 /* MDI-X => 2; MDI =>1; Invalid =>0 */ in igb_get_link_ksettings() 257 return 0; in igb_get_link_ksettings() 338 /* fix up the value for auto (3 => 0) as zero is mapped in igb_set_link_ksettings() 355 return 0; in igb_set_link_ksettings() 399 int retval = 0; in igb_set_pauseparam() 435 for (i = 0; i < adapter->num_rx_queues; i++) { in igb_set_pauseparam() 472 memset(p, 0, IGB_REGS_LEN * sizeof(u32)); in igb_get_regs() [all …]
|
/linux/Documentation/devicetree/bindings/bus/ |
H A D | brcm,bus-axi.txt | 26 reg = <0x18000000 0x1000>; 27 ranges = <0x00000000 0x18000000 0x00100000>; 31 interrupt-map-mask = <0x000fffff 0xffff>; 33 /* Ethernet Controller 0 */ 34 <0x00024000 0 &gic GIC_SPI 147 IRQ_TYPE_LEVEL_HIGH>, 37 <0x00025000 0 &gic GIC_SPI 148 IRQ_TYPE_LEVEL_HIGH>; 39 /* PCIe Controller 0 */ 40 <0x00012000 0 &gic GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>, 41 <0x00012000 1 &gic GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>, 42 <0x00012000 2 &gic GIC_SPI 128 IRQ_TYPE_LEVEL_HIGH>, [all …]
|
/linux/drivers/staging/rtl8712/ |
H A D | rtl8712_wmac_bitdef.h | 21 #define _NAV_MTO_MSK 0xFF00 23 #define _RTSRST_MSK 0x00FF 24 #define _RTSRST_SHT 0 33 #define _BACAM_ADDR_MSK 0x0000007F 34 #define _BACAM_ADDR_SHT 0 37 #define _LBDLY_MSK 0x1F 40 #define _FWDLY_MSK 0x0F 43 #define _RXERR_RPT_SEL_MSK 0xF0000000 45 #define _RPT_CNT_MSK 0x000FFFFF 46 #define _RPT_CNT_SHT 0
|
/linux/drivers/gpu/drm/amd/amdgpu/ |
H A D | imu_v11_0.c | 101 WREG32_SOC15(GC, 0, regGFX_IMU_I_RAM_ADDR, 0); in imu_v11_0_load_microcode() 103 for (i = 0; i < fw_size; i++) in imu_v11_0_load_microcode() 104 WREG32_SOC15(GC, 0, regGFX_IMU_I_RAM_DATA, le32_to_cpup(fw_data++)); in imu_v11_0_load_microcode() 106 WREG32_SOC15(GC, 0, regGFX_IMU_I_RAM_ADDR, adev->gfx.imu_fw_version); in imu_v11_0_load_microcode() 113 WREG32_SOC15(GC, 0, regGFX_IMU_D_RAM_ADDR, 0); in imu_v11_0_load_microcode() 115 for (i = 0; i < fw_size; i++) in imu_v11_0_load_microcode() 116 WREG32_SOC15(GC, 0, regGFX_IMU_D_RAM_DATA, le32_to_cpup(fw_data++)); in imu_v11_0_load_microcode() 118 WREG32_SOC15(GC, 0, regGFX_IMU_D_RAM_ADDR, adev->gfx.imu_fw_version); in imu_v11_0_load_microcode() 120 return 0; in imu_v11_0_load_microcode() 125 int i, imu_reg_val = 0; in imu_v11_0_wait_for_reset_status() [all …]
|
/linux/Documentation/devicetree/bindings/watchdog/ |
H A D | snps,dw-wdt.yaml | 70 default: [0x0001000 0x0002000 0x0004000 0x0008000 71 0x0010000 0x0020000 0x0040000 0x0080000 72 0x0100000 0x0200000 0x0400000 0x0800000 73 0x1000000 0x2000000 0x4000000 0x8000000] 88 reg = <0xffd02000 0x1000>; 89 interrupts = <0 171 4>; 97 reg = <0xffd02000 0x1000>; 98 interrupts = <0 171 4>; 101 snps,watchdog-tops = <0x000000FF 0x000001FF 0x000003FF 102 0x000007FF 0x0000FFFF 0x0001FFFF [all …]
|
/linux/drivers/char/hw_random/ |
H A D | nomadik-rng.c | 23 * once and accept the very unlikely very small delay, even if wait==0. in nmk_rng_read() 25 *(u16 *)data = __raw_readl(base + 8) & 0xffff; in nmk_rng_read() 57 return 0; in nmk_rng_probe() 71 .id = 0x000805e1, 72 .mask = 0x000fffff, /* top bits are rev and cfg: accept all */ 74 {0, 0},
|