/freebsd/sys/contrib/device-tree/src/arm64/freescale/ |
H A D | tqma8xx.dtsi | 11 reg = <0x00000000 0x80000000 0 0x40000000>; 40 size = <0 0x20000000>; 41 alloc-ranges = <0 0x96000000 0 0x30000000>; 59 pinctrl-0 = <&pinctrl_flexspi0>; 62 flash0: flash@0 { 63 reg = <0>; 81 #size-cells = <0>; 84 pinctrl-0 = <&pinctrl_lpi2c1>; 92 reg = <0x1b>; 97 reg = <0x51>; [all …]
|
H A D | imx8-apalis-v1.1.dtsi | 17 pinctrl-0 = <&pinctrl_gpio_bkl_on>; 18 brightness-levels = <0 45 63 88 119 158 203 255>; 28 pinctrl-0 = <&pinctrl_gpio8>; 30 gpio-fan,speed-map = < 0 0 82 pinctrl-0 = <&pinctrl_wifi_pdn>; 93 pinctrl-0 = <&pinctrl_gpio7>; 105 pinctrl-0 = <&pinctrl_usbh_en>; 135 reg = <0 0x84000000 0 0x2000000>; 140 reg = <0 0x86000000 0 0x200000>; 145 reg = <0 0x86200000 0 0x200000>; [all …]
|
H A D | mba8xx.dtsi | 15 io-channels = <&adc0 0>, <&adc0 1>, <&adc0 2>, <&adc0 3>; 26 pinctrl-0 = <&pinctrl_bl_lvds>; 27 pwms = <&adma_pwm 0 5000000 0>; 28 brightness-levels = <0 4 8 16 32 64 128 255>; 42 pinctrl-0 = <&pinctrl_gpiobuttons>; 91 pinctrl-0 = <&pinctrl_reg_pcie_1v5>; 103 pinctrl-0 = <&pinctrl_reg_pcie_3v3>; 129 pinctrl-0 = <&pinctrl_adc0>; 137 pinctrl-0 = <&pinctrl_admapwm>; 142 pinctrl-0 = <&pinctrl_fec1>; [all …]
|
/freebsd/sys/contrib/device-tree/Bindings/net/ |
H A D | altr,tse.yaml | 116 reg = <0xc0100000 0x00000400>, 117 <0xc0101000 0x00000020>, 118 <0xc0102000 0x00000020>, 119 <0xc0103000 0x00000008>, 120 <0xc0104000 0x00000020>, 121 <0xc0105000 0x00000020>, 122 <0xc0106000 0x00000100>; 125 interrupts = <0 44 4>,<0 45 4>; 140 reg = <0x00001000 0x00000400>, 141 <0x00001460 0x00000020>, [all …]
|
H A D | altera_tse.txt | 41 - #size-cells: Must be <0>. 56 reg = <0x00000001 0x00000000 0x00000400>, 57 <0x00000001 0x00000460 0x00000020>, 58 <0x00000001 0x00000480 0x00000020>, 59 <0x00000001 0x000004A0 0x00000008>, 60 <0x00000001 0x00000400 0x00000020>, 61 <0x00000001 0x00000420 0x00000020>; 64 interrupts = <0 41 4>, <0 40 4>; 78 #size-cells = <0>; 79 phy0: ethernet-phy@0 { [all …]
|
/freebsd/sys/contrib/device-tree/src/nios2/ |
H A D | 3c120_devboard.dts | 18 #size-cells = <0>; 20 cpu: cpu@0 { 23 reg = <0x00000000>; 38 altr,reset-addr = <0xc2800000>; 39 altr,fast-tlb-miss-addr = <0xc7fff400>; 40 altr,exception-addr = <0xd0000020>; 46 memory@0 { 48 reg = <0x10000000 0x08000000>, 49 <0x07fff400 0x00000400>; 52 sopc@0 { [all …]
|
H A D | 10m50_devboard.dts | 16 #size-cells = <0>; 18 cpu: cpu@0 { 21 reg = <0x00000000>; 24 altr,exception-addr = <0xc8000120>; 25 altr,fast-tlb-miss-addr = <0xc0000100>; 32 altr,reset-addr = <0xd4000000>; 46 reg = <0x08000000 0x08000000>, 47 <0x00000000 0x00000400>; 50 sopc0: sopc@0 { 60 reg = <0x18001530 0x00000008>; [all …]
|
/freebsd/sys/dev/et/ |
H A D | if_etreg.h | 57 #define ET_PCIR_DEVICE_CAPS 0x4C 58 #define ET_PCIM_DEVICE_CAPS_MAX_PLSZ 0x7 /* Max playload size */ 59 #define ET_PCIV_DEVICE_CAPS_PLSZ_128 0x0 60 #define ET_PCIV_DEVICE_CAPS_PLSZ_256 0x1 62 #define ET_PCIR_DEVICE_CTRL 0x50 63 #define ET_PCIM_DEVICE_CTRL_MAX_RRSZ 0x7000 /* Max read request size */ 64 #define ET_PCIV_DEVICE_CTRL_RRSZ_2K 0x4000 66 #define ET_PCIR_MAC_ADDR0 0xA4 67 #define ET_PCIR_MAC_ADDR1 0xA8 69 #define ET_PCIR_EEPROM_STATUS 0xB2 /* XXX undocumented */ [all …]
|
/freebsd/contrib/llvm-project/clang/lib/Headers/ |
H A D | cpuid.h | 3 * Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 17 /* Responses identification request with %eax 0 */ 19 #define signature_AMD_ebx 0x68747541 20 #define signature_AMD_edx 0x69746e65 21 #define signature_AMD_ecx 0x444d4163 23 #define signature_CENTAUR_ebx 0x746e6543 24 #define signature_CENTAUR_edx 0x48727561 25 #define signature_CENTAUR_ecx 0x736c7561 27 #define signature_CYRIX_ebx 0x69727943 28 #define signature_CYRIX_edx 0x736e4978 [all …]
|
/freebsd/sys/dev/sis/ |
H A D | if_sisreg.h | 45 #define SIS_CSR 0x00 46 #define SIS_CFG 0x04 47 #define SIS_EECTL 0x08 48 #define SIS_PCICTL 0x0C 49 #define SIS_ISR 0x10 50 #define SIS_IMR 0x14 51 #define SIS_IER 0x18 52 #define SIS_PHYCTL 0x1C 53 #define SIS_TX_LISTPTR 0x20 54 #define SIS_TX_CFG 0x24 [all …]
|
/freebsd/sys/dev/nge/ |
H A D | if_ngereg.h | 36 #define NGE_CSR 0x00 37 #define NGE_CFG 0x04 38 #define NGE_MEAR 0x08 39 #define NGE_PCITST 0x0C 40 #define NGE_ISR 0x10 41 #define NGE_IMR 0x14 42 #define NGE_IER 0x18 43 #define NGE_IHR 0x1C 44 #define NGE_TX_LISTPTR_LO 0x20 45 #define NGE_TX_LISTPTR_HI 0x24 [all …]
|
/freebsd/sys/dev/ale/ |
H A D | if_alereg.h | 36 #define VENDORID_ATHEROS 0x1969 41 #define DEVICEID_ATHEROS_AR81XX 0x1026 43 #define ALE_SPI_CTRL 0x200 44 #define SPI_VPD_ENB 0x00002000 46 #define ALE_SPI_ADDR 0x204 /* 16bits */ 48 #define ALE_SPI_DATA 0x208 50 #define ALE_SPI_CONFIG 0x20C 52 #define ALE_SPI_OP_PROGRAM 0x210 /* 8bits */ 54 #define ALE_SPI_OP_SC_ERASE 0x211 /* 8bits */ 56 #define ALE_SPI_OP_CHIP_ERASE 0x212 /* 8bits */ [all …]
|
/freebsd/sys/dev/jme/ |
H A D | if_jmereg.h | 36 #define VENDORID_JMICRON 0x197B 41 #define DEVICEID_JMC250 0x0250 42 #define DEVICEREVID_JMC250_A0 0x00 43 #define DEVICEREVID_JMC250_A2 0x11 48 #define DEVICEID_JMC260 0x0260 49 #define DEVICEREVID_JMC260_A0 0x00 51 #define DEVICEID_JMC2XX_MASK 0x0FF0 54 #define JME_PCI_BAR0 0x10 /* 16KB memory window. */ 56 #define JME_PCI_BAR1 0x18 /* 128bytes I/O window. */ 58 #define JME_PCI_BAR2 0x1C /* 256bytes I/O window. */ [all …]
|
/freebsd/sys/dev/alc/ |
H A D | if_alcreg.h | 36 #define VENDORID_ATHEROS 0x1969 41 #define DEVICEID_ATHEROS_AR8131 0x1063 /* L1C */ 42 #define DEVICEID_ATHEROS_AR8132 0x1062 /* L2C */ 43 #define DEVICEID_ATHEROS_AR8151 0x1073 /* L1D V1.0 */ 44 #define DEVICEID_ATHEROS_AR8151_V2 0x1083 /* L1D V2.0 */ 45 #define DEVICEID_ATHEROS_AR8152_B 0x2060 /* L2C V1.1 */ 46 #define DEVICEID_ATHEROS_AR8152_B2 0x2062 /* L2C V2.0 */ 47 #define DEVICEID_ATHEROS_AR8161 0x1091 48 #define DEVICEID_ATHEROS_AR8162 0x1090 49 #define DEVICEID_ATHEROS_AR8171 0x10A1 [all …]
|
/freebsd/sys/contrib/device-tree/src/powerpc/ |
H A D | amigaone.dts | 20 #size-cells = <0>; 22 cpu@0 { 24 reg = <0>; 29 timebase-frequency = <0>; // 33.3 MHz, from U-boot 30 clock-frequency = <0>; // From U-boot 31 bus-frequency = <0>; // From U-boot 37 reg = <0 0>; // From U-boot 44 bus-range = <0 0xff>; 45 ranges = <0x01000000 0 0x00000000 0xfe000000 0 0x00c00000 // PCI I/O 46 0x02000000 0 0x80000000 0x80000000 0 0x7d000000 // PCI memory [all …]
|
/freebsd/sys/dev/bge/ |
H A D | if_bgereg.h | 54 * device register space at offset 0x8000 to read any 32K chunk 60 * accessed directly. NIC memory addresses are offset by 0x01000000. 64 #define BGE_PAGE_ZERO 0x00000000 65 #define BGE_PAGE_ZERO_END 0x000000FF 66 #define BGE_SEND_RING_RCB 0x00000100 67 #define BGE_SEND_RING_RCB_END 0x000001FF 68 #define BGE_RX_RETURN_RING_RCB 0x00000200 69 #define BGE_RX_RETURN_RING_RCB_END 0x000002FF 70 #define BGE_STATS_BLOCK 0x00000300 71 #define BGE_STATS_BLOCK_END 0x00000AFF [all …]
|
/freebsd/sys/dev/age/ |
H A D | if_agereg.h | 36 #define VENDORID_ATTANSIC 0x1969 41 #define DEVICEID_ATTANSIC_L1 0x1048 43 #define AGE_VPD_REG_CONF_START 0x0100 44 #define AGE_VPD_REG_CONF_END 0x01FF 45 #define AGE_VPD_REG_CONF_SIG 0x5A 47 #define AGE_SPI_CTRL 0x200 48 #define SPI_STAT_NOT_READY 0x00000001 49 #define SPI_STAT_WR_ENB 0x00000002 50 #define SPI_STAT_WRP_ENB 0x00000080 51 #define SPI_INST_MASK 0x000000FF [all …]
|
/freebsd/sys/dev/gem/ |
H A D | if_gemreg.h | 37 #define GEM_SEB_STATE 0x0000 /* SEB state reg, R/O */ 38 #define GEM_CONFIG 0x0004 /* config reg */ 39 #define GEM_STATUS 0x000c /* status reg */ 40 /* Note: Reading the status reg clears bits 0-6. */ 41 #define GEM_INTMASK 0x0010 42 #define GEM_INTACK 0x0014 /* Interrupt acknowledge, W/O */ 43 #define GEM_STATUS_ALIAS 0x001c 46 #define GEM_SEB_ARB 0x00000002 /* Arbitration status */ 47 #define GEM_SEB_RXWON 0x00000004 50 #define GEM_CONFIG_BURST_64 0x00000000 /* maximum burst size 64KB */ [all …]
|
/freebsd/usr.sbin/bhyve/ |
H A D | ahci.h | 34 #define ATA_DATA 0 /* (RW) data */ 37 #define ATA_F_DMA 0x01 /* enable DMA */ 38 #define ATA_F_OVL 0x02 /* enable overlap */ 46 #define ATA_D_LBA 0x40 /* use LBA addressing */ 47 #define ATA_D_IBM 0xa0 /* 512 byte sectors, ECC */ 52 #define ATA_E_ILI 0x01 /* illegal length */ 53 #define ATA_E_NM 0x02 /* no media */ 54 #define ATA_E_ABORT 0x04 /* command aborted */ 55 #define ATA_E_MCR 0x08 /* media change request */ 56 #define ATA_E_IDNF 0x10 /* ID not found */ [all …]
|
/freebsd/sys/dev/ath/ath_hal/ |
H A D | ah_btcoex.h | 26 HAL_BT_MODULE_CSR_BC4 = 0, /* CSR BlueCore v4 */ 44 HAL_BT_COEX_MODE_LEGACY = 0, /* legacy rx_clear mode */ 60 HAL_BT_COEX_SET_ACK_PWR = 0, /* Change ACK power setting */ 71 #define HAL_BT_COEX_FLAG_LOW_ACK_PWR 0x00000001 72 #define HAL_BT_COEX_FLAG_LOWER_TX_PWR 0x00000002 74 #define HAL_BT_COEX_FLAG_ANT_DIV_ALLOW 0x00000004 76 #define HAL_BT_COEX_FLAG_ANT_DIV_ENABLE 0x00000008 78 #define HAL_BT_COEX_ANTDIV_CONTROL1_ENABLE 0x0b 80 #define HAL_BT_COEX_ANTDIV_CONTROL2_ENABLE 0x09 81 #define HAL_BT_COEX_ANTDIV_CONTROL1_FIXED_A 0x04 [all …]
|
/freebsd/sys/powerpc/include/ |
H A D | tlb.h | 36 #define MAS0_TLBSEL(x) ((x << 28) & 0x10000000) 37 #define MAS0_ESEL(x) ((x << 16) & 0x003F0000) 39 #define MAS0_TLBSEL1 0x10000000 40 #define MAS0_TLBSEL0 0x00000000 41 #define MAS0_ESEL_TLB1MASK 0x000F0000 42 #define MAS0_ESEL_TLB0MASK 0x00030000 44 #define MAS0_NV_MASK 0x00000003 45 #define MAS0_NV_SHIFT 0 47 #define MAS1_VALID 0x80000000 48 #define MAS1_IPROT 0x40000000 [all …]
|
/freebsd/sys/dev/cas/ |
H A D | if_casreg.h | 42 #define CAS_CAW 0x0004 /* core arbitration weight */ 43 #define CAS_INF_BURST 0x0008 /* infinite burst enable */ 44 #define CAS_STATUS 0x000c /* interrupt status */ 45 #define CAS_INTMASK 0x0010 /* interrupt mask */ 46 #define CAS_CLEAR_ALIAS 0x0014 /* clear mask alias */ 47 #define CAS_STATUS_ALIAS 0x001c /* interrupt status alias */ 48 #define CAS_ERROR_STATUS 0x1000 /* PCI error status */ 49 #define CAS_ERROR_MASK 0x1004 /* PCI error mask */ 50 #define CAS_BIM_CONF 0x1008 /* BIM configuration */ 51 #define CAS_BIM_DIAG 0x100c /* BIM diagnostic */ [all …]
|
/freebsd/sys/dev/bhnd/cores/pmu/ |
H A D | bhnd_pmureg.h | 29 (((_value) & _flag) != 0) 43 #define BHND_CLK_CTL_ST 0x1e0 /**< clock control and status */ 55 #define BHND_CCS_FORCEALP 0x00000001 /**< force ALP request */ 56 #define BHND_CCS_FORCEHT 0x00000002 /**< force HT request */ 57 #define BHND_CCS_FORCEILP 0x00000004 /**< force ILP request */ 58 #define BHND_CCS_FORCE_MASK 0x0000000F 60 #define BHND_CCS_ALPAREQ 0x00000008 /**< ALP Avail Request */ 61 #define BHND_CCS_HTAREQ 0x00000010 /**< HT Avail Request */ 62 #define BHND_CCS_AREQ_MASK 0x00000018 64 #define BHND_CCS_FORCEHWREQOFF 0x00000020 /**< Force HW Clock Request Off */ [all …]
|
/freebsd/sys/dev/sound/pci/ |
H A D | cs4281.h | 32 #define CS4281_PCI_ID 0x60051013 39 #define CS4281PCI_HISR 0x000 40 # define CS4281PCI_HISR_DMAI 0x00040000 41 # define CS4281PCI_HISR_DMA(x) (0x0100 << (x)) 43 #define CS4281PCI_HICR 0x008 44 # define CS4281PCI_HICR_EOI 0x00000003 46 #define CS4281PCI_HIMR 0x00c 47 # define CS4281PCI_HIMR_DMAI 0x00040000 48 # define CS4281PCI_HIMR_DMA(x) (0x0100 << (x)) 50 #define CS4281PCI_IIER 0x010 [all …]
|
/freebsd/sys/dev/usb/controller/ |
H A D | ehcireg.h | 36 #define PCI_CBMEM 0x10 /* configuration base MEM */ 37 #define PCI_INTERFACE_EHCI 0x20 38 #define PCI_USBREV 0x60 /* RO USB protocol revision */ 39 #define PCI_USB_REV_MASK 0xff 40 #define PCI_USB_REV_PRE_1_0 0x00 41 #define PCI_USB_REV_1_0 0x10 42 #define PCI_USB_REV_1_1 0x11 43 #define PCI_USB_REV_2_0 0x20 44 #define PCI_EHCI_FLADJ 0x61 /* RW Frame len adj, SOF=59488+6*fladj */ 45 #define PCI_EHCI_PORTWAKECAP 0x62 /* RW Port wake caps (opt) */ [all …]
|