xref: /freebsd/sys/dev/age/if_agereg.h (revision 95ee2897e98f5d444f26ed2334cc7c439f9c16c6)
116199571SPyun YongHyeon /*-
2*4d846d26SWarner Losh  * SPDX-License-Identifier: BSD-2-Clause
3718cf2ccSPedro F. Giffuni  *
416199571SPyun YongHyeon  * Copyright (c) 2008, Pyun YongHyeon <yongari@FreeBSD.org>
516199571SPyun YongHyeon  * All rights reserved.
616199571SPyun YongHyeon  *
716199571SPyun YongHyeon  * Redistribution and use in source and binary forms, with or without
816199571SPyun YongHyeon  * modification, are permitted provided that the following conditions
916199571SPyun YongHyeon  * are met:
1016199571SPyun YongHyeon  * 1. Redistributions of source code must retain the above copyright
1116199571SPyun YongHyeon  *    notice unmodified, this list of conditions, and the following
1216199571SPyun YongHyeon  *    disclaimer.
1316199571SPyun YongHyeon  * 2. Redistributions in binary form must reproduce the above copyright
1416199571SPyun YongHyeon  *    notice, this list of conditions and the following disclaimer in the
1516199571SPyun YongHyeon  *    documentation and/or other materials provided with the distribution.
1616199571SPyun YongHyeon  *
1716199571SPyun YongHyeon  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
1816199571SPyun YongHyeon  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
1916199571SPyun YongHyeon  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
2016199571SPyun YongHyeon  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
2116199571SPyun YongHyeon  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
2216199571SPyun YongHyeon  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
2316199571SPyun YongHyeon  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
2416199571SPyun YongHyeon  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
2516199571SPyun YongHyeon  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
2616199571SPyun YongHyeon  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
2716199571SPyun YongHyeon  * SUCH DAMAGE.
2816199571SPyun YongHyeon  */
2916199571SPyun YongHyeon 
3016199571SPyun YongHyeon #ifndef	_IF_AGEREG_H
3116199571SPyun YongHyeon #define	_IF_AGEREG_H
3216199571SPyun YongHyeon 
3316199571SPyun YongHyeon /*
3416199571SPyun YongHyeon  * Attansic Technology Corp. PCI vendor ID
3516199571SPyun YongHyeon  */
3616199571SPyun YongHyeon #define	VENDORID_ATTANSIC		0x1969
3716199571SPyun YongHyeon 
3816199571SPyun YongHyeon /*
3916199571SPyun YongHyeon  * Attansic L1 device ID
4016199571SPyun YongHyeon  */
4116199571SPyun YongHyeon #define	DEVICEID_ATTANSIC_L1		0x1048
4216199571SPyun YongHyeon 
4316199571SPyun YongHyeon #define	AGE_VPD_REG_CONF_START		0x0100
4416199571SPyun YongHyeon #define	AGE_VPD_REG_CONF_END		0x01FF
4516199571SPyun YongHyeon #define	AGE_VPD_REG_CONF_SIG		0x5A
4616199571SPyun YongHyeon 
4716199571SPyun YongHyeon #define	AGE_SPI_CTRL			0x200
4816199571SPyun YongHyeon #define	SPI_STAT_NOT_READY		0x00000001
4916199571SPyun YongHyeon #define	SPI_STAT_WR_ENB			0x00000002
5016199571SPyun YongHyeon #define	SPI_STAT_WRP_ENB		0x00000080
5116199571SPyun YongHyeon #define	SPI_INST_MASK			0x000000FF
5216199571SPyun YongHyeon #define	SPI_START			0x00000100
5316199571SPyun YongHyeon #define	SPI_INST_START			0x00000800
5416199571SPyun YongHyeon #define	SPI_VPD_ENB			0x00002000
5516199571SPyun YongHyeon #define	SPI_LOADER_START		0x00008000
5616199571SPyun YongHyeon #define	SPI_CS_HI_MASK			0x00030000
5716199571SPyun YongHyeon #define	SPI_CS_HOLD_MASK		0x000C0000
5816199571SPyun YongHyeon #define	SPI_CLK_LO_MASK			0x00300000
5916199571SPyun YongHyeon #define	SPI_CLK_HI_MASK			0x00C00000
6016199571SPyun YongHyeon #define	SPI_CS_SETUP_MASK		0x03000000
6116199571SPyun YongHyeon #define	SPI_EPROM_PG_MASK		0x0C000000
6216199571SPyun YongHyeon #define	SPI_INST_SHIFT			8
6316199571SPyun YongHyeon #define	SPI_CS_HI_SHIFT			16
6416199571SPyun YongHyeon #define	SPI_CS_HOLD_SHIFT		18
6516199571SPyun YongHyeon #define	SPI_CLK_LO_SHIFT		20
6616199571SPyun YongHyeon #define	SPI_CLK_HI_SHIFT		22
6716199571SPyun YongHyeon #define	SPI_CS_SETUP_SHIFT		24
6816199571SPyun YongHyeon #define	SPI_EPROM_PG_SHIFT		26
6916199571SPyun YongHyeon #define	SPI_WAIT_READY			0x10000000
7016199571SPyun YongHyeon 
7116199571SPyun YongHyeon #define	AGE_SPI_ADDR			0x204	/* 16bits */
7216199571SPyun YongHyeon 
7316199571SPyun YongHyeon #define	AGE_SPI_DATA			0x208
7416199571SPyun YongHyeon 
7516199571SPyun YongHyeon #define	AGE_SPI_CONFIG			0x20C
7616199571SPyun YongHyeon 
7716199571SPyun YongHyeon #define	AGE_SPI_OP_PROGRAM		0x210	/* 8bits */
7816199571SPyun YongHyeon 
7916199571SPyun YongHyeon #define	AGE_SPI_OP_SC_ERASE		0x211	/* 8bits */
8016199571SPyun YongHyeon 
8116199571SPyun YongHyeon #define	AGE_SPI_OP_CHIP_ERASE		0x212	/* 8bits */
8216199571SPyun YongHyeon 
8316199571SPyun YongHyeon #define	AGE_SPI_OP_RDID			0x213	/* 8bits */
8416199571SPyun YongHyeon 
8516199571SPyun YongHyeon #define	AGE_SPI_OP_WREN			0x214	/* 8bits */
8616199571SPyun YongHyeon 
8716199571SPyun YongHyeon #define	AGE_SPI_OP_RDSR			0x215	/* 8bits */
8816199571SPyun YongHyeon 
8916199571SPyun YongHyeon #define	AGE_SPI_OP_WRSR			0x216	/* 8bits */
9016199571SPyun YongHyeon 
9116199571SPyun YongHyeon #define	AGE_SPI_OP_READ			0x217	/* 8bits */
9216199571SPyun YongHyeon 
9316199571SPyun YongHyeon #define	AGE_TWSI_CTRL			0x218
9406ca18c1SPyun YongHyeon #define	TWSI_CTRL_SW_LD_START		0x00000800
9506ca18c1SPyun YongHyeon #define	TWSI_CTRL_HW_LD_START		0x00001000
9606ca18c1SPyun YongHyeon #define	TWSI_CTRL_LD_EXIST		0x00400000
9716199571SPyun YongHyeon 
9816199571SPyun YongHyeon #define AGE_DEV_MISC_CTRL		0x21C
9916199571SPyun YongHyeon 
10016199571SPyun YongHyeon #define	AGE_MASTER_CFG			0x1400
10116199571SPyun YongHyeon #define	MASTER_RESET			0x00000001
10216199571SPyun YongHyeon #define	MASTER_MTIMER_ENB		0x00000002
10316199571SPyun YongHyeon #define	MASTER_ITIMER_ENB		0x00000004
10416199571SPyun YongHyeon #define	MASTER_MANUAL_INT_ENB		0x00000008
10516199571SPyun YongHyeon #define	MASTER_CHIP_REV_MASK		0x00FF0000
10616199571SPyun YongHyeon #define	MASTER_CHIP_ID_MASK		0xFF000000
10716199571SPyun YongHyeon #define	MASTER_CHIP_REV_SHIFT		16
10816199571SPyun YongHyeon #define	MASTER_CHIP_ID_SHIFT		24
10916199571SPyun YongHyeon 
11016199571SPyun YongHyeon /* Number of ticks per usec for L1. */
11116199571SPyun YongHyeon #define	AGE_TICK_USECS			2
11216199571SPyun YongHyeon #define	AGE_USECS(x)			((x) / AGE_TICK_USECS)
11316199571SPyun YongHyeon 
11416199571SPyun YongHyeon #define	AGE_MANUAL_TIMER		0x1404
11516199571SPyun YongHyeon 
11616199571SPyun YongHyeon #define	AGE_IM_TIMER			0x1408	/* 16bits */
11716199571SPyun YongHyeon #define	AGE_IM_TIMER_MIN		0
11816199571SPyun YongHyeon #define	AGE_IM_TIMER_MAX		130000	/* 130ms */
11916199571SPyun YongHyeon #define	AGE_IM_TIMER_DEFAULT		100
12016199571SPyun YongHyeon 
12116199571SPyun YongHyeon #define	AGE_GPHY_CTRL			0x140C	/* 16bits */
12216199571SPyun YongHyeon #define	GPHY_CTRL_RST			0x0000
12316199571SPyun YongHyeon #define	GPHY_CTRL_CLR			0x0001
12416199571SPyun YongHyeon 
12516199571SPyun YongHyeon #define	AGE_INTR_CLR_TIMER		0x140E	/* 16bits */
12616199571SPyun YongHyeon 
12716199571SPyun YongHyeon #define	AGE_IDLE_STATUS			0x1410
12816199571SPyun YongHyeon #define	IDLE_STATUS_RXMAC		0x00000001
12916199571SPyun YongHyeon #define	IDLE_STATUS_TXMAC		0x00000002
13016199571SPyun YongHyeon #define	IDLE_STATUS_RXQ			0x00000004
13116199571SPyun YongHyeon #define	IDLE_STATUS_TXQ			0x00000008
13216199571SPyun YongHyeon #define	IDLE_STATUS_DMARD		0x00000010
13316199571SPyun YongHyeon #define	IDLE_STATUS_DMAWR		0x00000020
13416199571SPyun YongHyeon #define	IDLE_STATUS_SMB			0x00000040
13516199571SPyun YongHyeon #define	IDLE_STATUS_CMB			0x00000080
13616199571SPyun YongHyeon 
13716199571SPyun YongHyeon #define	AGE_MDIO			0x1414
13816199571SPyun YongHyeon #define	MDIO_DATA_MASK			0x0000FFFF
13916199571SPyun YongHyeon #define	MDIO_REG_ADDR_MASK		0x001F0000
14016199571SPyun YongHyeon #define	MDIO_OP_READ			0x00200000
14116199571SPyun YongHyeon #define	MDIO_OP_WRITE			0x00000000
14216199571SPyun YongHyeon #define	MDIO_SUP_PREAMBLE		0x00400000
14316199571SPyun YongHyeon #define	MDIO_OP_EXECUTE			0x00800000
14416199571SPyun YongHyeon #define	MDIO_CLK_25_4			0x00000000
14516199571SPyun YongHyeon #define	MDIO_CLK_25_6			0x02000000
14616199571SPyun YongHyeon #define	MDIO_CLK_25_8			0x03000000
14716199571SPyun YongHyeon #define	MDIO_CLK_25_10			0x04000000
14816199571SPyun YongHyeon #define	MDIO_CLK_25_14			0x05000000
14916199571SPyun YongHyeon #define	MDIO_CLK_25_20			0x06000000
15016199571SPyun YongHyeon #define	MDIO_CLK_25_28			0x07000000
15116199571SPyun YongHyeon #define	MDIO_OP_BUSY			0x08000000
15216199571SPyun YongHyeon #define	MDIO_DATA_SHIFT			0
15316199571SPyun YongHyeon #define	MDIO_REG_ADDR_SHIFT		16
15416199571SPyun YongHyeon 
15516199571SPyun YongHyeon #define	MDIO_REG_ADDR(x)	\
15616199571SPyun YongHyeon 	(((x) << MDIO_REG_ADDR_SHIFT) & MDIO_REG_ADDR_MASK)
15716199571SPyun YongHyeon /* Default PHY address. */
15816199571SPyun YongHyeon #define	AGE_PHY_ADDR			0
15916199571SPyun YongHyeon 
16016199571SPyun YongHyeon #define	AGE_PHY_STATUS			0x1418
16116199571SPyun YongHyeon 
16216199571SPyun YongHyeon #define	AGE_BIST0			0x141C
16316199571SPyun YongHyeon #define	BIST0_ENB			0x00000001
16416199571SPyun YongHyeon #define	BIST0_SRAM_FAIL			0x00000002
16516199571SPyun YongHyeon #define	BIST0_FUSE_FLAG			0x00000004
16616199571SPyun YongHyeon 
16716199571SPyun YongHyeon #define	AGE_BIST1			0x1420
16816199571SPyun YongHyeon #define	BIST1_ENB			0x00000001
16916199571SPyun YongHyeon #define	BIST1_SRAM_FAIL			0x00000002
17016199571SPyun YongHyeon #define	BIST1_FUSE_FLAG			0x00000004
17116199571SPyun YongHyeon 
17216199571SPyun YongHyeon #define	AGE_MAC_CFG			0x1480
17316199571SPyun YongHyeon #define	MAC_CFG_TX_ENB			0x00000001
17416199571SPyun YongHyeon #define	MAC_CFG_RX_ENB			0x00000002
17516199571SPyun YongHyeon #define	MAC_CFG_TX_FC			0x00000004
17616199571SPyun YongHyeon #define	MAC_CFG_RX_FC			0x00000008
17716199571SPyun YongHyeon #define	MAC_CFG_LOOP			0x00000010
17816199571SPyun YongHyeon #define	MAC_CFG_FULL_DUPLEX		0x00000020
17916199571SPyun YongHyeon #define	MAC_CFG_TX_CRC_ENB		0x00000040
18016199571SPyun YongHyeon #define	MAC_CFG_TX_AUTO_PAD		0x00000080
18116199571SPyun YongHyeon #define	MAC_CFG_TX_LENCHK		0x00000100
18216199571SPyun YongHyeon #define	MAC_CFG_RX_JUMBO_ENB		0x00000200
18316199571SPyun YongHyeon #define	MAC_CFG_PREAMBLE_MASK		0x00003C00
18416199571SPyun YongHyeon #define	MAC_CFG_VLAN_TAG_STRIP		0x00004000
18516199571SPyun YongHyeon #define	MAC_CFG_PROMISC			0x00008000
18616199571SPyun YongHyeon #define	MAC_CFG_TX_PAUSE		0x00010000
18716199571SPyun YongHyeon #define	MAC_CFG_SCNT			0x00020000
18816199571SPyun YongHyeon #define	MAC_CFG_SYNC_RST_TX		0x00040000
18916199571SPyun YongHyeon #define	MAC_CFG_SPEED_MASK		0x00300000
19016199571SPyun YongHyeon #define	MAC_CFG_SPEED_10_100		0x00100000
19116199571SPyun YongHyeon #define	MAC_CFG_SPEED_1000		0x00200000
19216199571SPyun YongHyeon #define	MAC_CFG_DBG_TX_BACKOFF		0x00400000
19316199571SPyun YongHyeon #define	MAC_CFG_TX_JUMBO_ENB		0x00800000
19416199571SPyun YongHyeon #define	MAC_CFG_RXCSUM_ENB		0x01000000
19516199571SPyun YongHyeon #define	MAC_CFG_ALLMULTI		0x02000000
19616199571SPyun YongHyeon #define	MAC_CFG_BCAST			0x04000000
19716199571SPyun YongHyeon #define	MAC_CFG_DBG			0x08000000
19816199571SPyun YongHyeon #define	MAC_CFG_PREAMBLE_SHIFT		10
19916199571SPyun YongHyeon #define	MAC_CFG_PREAMBLE_DEFAULT	7
20016199571SPyun YongHyeon 
20116199571SPyun YongHyeon #define	AGE_IPG_IFG_CFG			0x1484
20216199571SPyun YongHyeon #define	IPG_IFG_IPGT_MASK		0x0000007F
20316199571SPyun YongHyeon #define	IPG_IFG_MIFG_MASK		0x0000FF00
20416199571SPyun YongHyeon #define	IPG_IFG_IPG1_MASK		0x007F0000
20516199571SPyun YongHyeon #define	IPG_IFG_IPG2_MASK		0x7F000000
20616199571SPyun YongHyeon #define	IPG_IFG_IPGT_SHIFT		0
20716199571SPyun YongHyeon #define	IPG_IFG_IPGT_DEFAULT		0x60
20816199571SPyun YongHyeon #define	IPG_IFG_MIFG_SHIFT		8
20916199571SPyun YongHyeon #define	IPG_IFG_MIFG_DEFAULT		0x50
21016199571SPyun YongHyeon #define	IPG_IFG_IPG1_SHIFT		16
21116199571SPyun YongHyeon #define	IPG_IFG_IPG1_DEFAULT		0x40
21216199571SPyun YongHyeon #define	IPG_IFG_IPG2_SHIFT		24
21316199571SPyun YongHyeon #define	IPG_IFG_IPG2_DEFAULT		0x60
21416199571SPyun YongHyeon 
21516199571SPyun YongHyeon /* station address */
21616199571SPyun YongHyeon #define	AGE_PAR0			0x1488
21716199571SPyun YongHyeon #define	AGE_PAR1			0x148C
21816199571SPyun YongHyeon 
21916199571SPyun YongHyeon /* 64bit multicast hash register. */
22016199571SPyun YongHyeon #define	AGE_MAR0			0x1490
22116199571SPyun YongHyeon #define	AGE_MAR1			0x1494
22216199571SPyun YongHyeon 
22316199571SPyun YongHyeon /* half-duplex parameter configuration. */
22416199571SPyun YongHyeon #define	AGE_HDPX_CFG			0x1498
22516199571SPyun YongHyeon #define	HDPX_CFG_LCOL_MASK		0x000003FF
22616199571SPyun YongHyeon #define	HDPX_CFG_RETRY_MASK		0x0000F000
22716199571SPyun YongHyeon #define	HDPX_CFG_EXC_DEF_EN		0x00010000
22816199571SPyun YongHyeon #define	HDPX_CFG_NO_BACK_C		0x00020000
22916199571SPyun YongHyeon #define	HDPX_CFG_NO_BACK_P		0x00040000
23016199571SPyun YongHyeon #define	HDPX_CFG_ABEBE			0x00080000
23116199571SPyun YongHyeon #define	HDPX_CFG_ABEBT_MASK		0x00F00000
23216199571SPyun YongHyeon #define	HDPX_CFG_JAMIPG_MASK		0x0F000000
23316199571SPyun YongHyeon #define	HDPX_CFG_LCOL_SHIFT		0
23416199571SPyun YongHyeon #define	HDPX_CFG_LCOL_DEFAULT		0x37
23516199571SPyun YongHyeon #define	HDPX_CFG_RETRY_SHIFT		12
23616199571SPyun YongHyeon #define	HDPX_CFG_RETRY_DEFAULT		0x0F
23716199571SPyun YongHyeon #define	HDPX_CFG_ABEBT_SHIFT		20
23816199571SPyun YongHyeon #define	HDPX_CFG_ABEBT_DEFAULT		0x0A
23916199571SPyun YongHyeon #define	HDPX_CFG_JAMIPG_SHIFT		24
24016199571SPyun YongHyeon #define	HDPX_CFG_JAMIPG_DEFAULT		0x07
24116199571SPyun YongHyeon 
24216199571SPyun YongHyeon #define	AGE_FRAME_SIZE			0x149C
24316199571SPyun YongHyeon 
24416199571SPyun YongHyeon #define	AGE_WOL_CFG			0x14A0
24516199571SPyun YongHyeon #define	WOL_CFG_PATTERN			0x00000001
24616199571SPyun YongHyeon #define	WOL_CFG_PATTERN_ENB		0x00000002
24716199571SPyun YongHyeon #define	WOL_CFG_MAGIC			0x00000004
24816199571SPyun YongHyeon #define	WOL_CFG_MAGIC_ENB		0x00000008
24916199571SPyun YongHyeon #define	WOL_CFG_LINK_CHG		0x00000010
25016199571SPyun YongHyeon #define	WOL_CFG_LINK_CHG_ENB		0x00000020
25116199571SPyun YongHyeon #define	WOL_CFG_PATTERN_DET		0x00000100
25216199571SPyun YongHyeon #define	WOL_CFG_MAGIC_DET		0x00000200
25316199571SPyun YongHyeon #define	WOL_CFG_LINK_CHG_DET		0x00000400
25416199571SPyun YongHyeon #define	WOL_CFG_CLK_SWITCH_ENB		0x00008000
25516199571SPyun YongHyeon #define	WOL_CFG_PATTERN0		0x00010000
25616199571SPyun YongHyeon #define	WOL_CFG_PATTERN1		0x00020000
25716199571SPyun YongHyeon #define	WOL_CFG_PATTERN2		0x00040000
25816199571SPyun YongHyeon #define	WOL_CFG_PATTERN3		0x00080000
25916199571SPyun YongHyeon #define	WOL_CFG_PATTERN4		0x00100000
26016199571SPyun YongHyeon #define	WOL_CFG_PATTERN5		0x00200000
26116199571SPyun YongHyeon #define	WOL_CFG_PATTERN6		0x00400000
26216199571SPyun YongHyeon 
26316199571SPyun YongHyeon /* WOL pattern length. */
26416199571SPyun YongHyeon #define	AGE_PATTERN_CFG0		0x14A4
26516199571SPyun YongHyeon #define	PATTERN_CFG_0_LEN_MASK		0x0000007F
26616199571SPyun YongHyeon #define	PATTERN_CFG_1_LEN_MASK		0x00007F00
26716199571SPyun YongHyeon #define	PATTERN_CFG_2_LEN_MASK		0x007F0000
26816199571SPyun YongHyeon #define	PATTERN_CFG_3_LEN_MASK		0x7F000000
26916199571SPyun YongHyeon 
27016199571SPyun YongHyeon #define	AGE_PATTERN_CFG1		0x14A8
27116199571SPyun YongHyeon #define	PATTERN_CFG_4_LEN_MASK		0x0000007F
27216199571SPyun YongHyeon #define	PATTERN_CFG_5_LEN_MASK		0x00007F00
27316199571SPyun YongHyeon #define	PATTERN_CFG_6_LEN_MASK		0x007F0000
27416199571SPyun YongHyeon 
27516199571SPyun YongHyeon #define	AGE_SRAM_RD_ADDR		0x1500
27616199571SPyun YongHyeon 
27716199571SPyun YongHyeon #define	AGE_SRAM_RD_LEN			0x1504
27816199571SPyun YongHyeon 
27916199571SPyun YongHyeon #define	AGE_SRAM_RRD_ADDR		0x1508
28016199571SPyun YongHyeon 
28116199571SPyun YongHyeon #define	AGE_SRAM_RRD_LEN		0x150C
28216199571SPyun YongHyeon 
28316199571SPyun YongHyeon #define	AGE_SRAM_TPD_ADDR		0x1510
28416199571SPyun YongHyeon 
28516199571SPyun YongHyeon #define	AGE_SRAM_TPD_LEN		0x1514
28616199571SPyun YongHyeon 
28716199571SPyun YongHyeon #define	AGE_SRAM_TRD_ADDR		0x1518
28816199571SPyun YongHyeon 
28916199571SPyun YongHyeon #define	AGE_SRAM_TRD_LEN		0x151C
29016199571SPyun YongHyeon 
29116199571SPyun YongHyeon #define	AGE_SRAM_RX_FIFO_ADDR		0x1520
29216199571SPyun YongHyeon 
29316199571SPyun YongHyeon #define	AGE_SRAM_RX_FIFO_LEN		0x1524
29416199571SPyun YongHyeon 
29516199571SPyun YongHyeon #define	AGE_SRAM_TX_FIFO_ADDR		0x1528
29616199571SPyun YongHyeon 
29716199571SPyun YongHyeon #define	AGE_SRAM_TX_FIFO_LEN		0x152C
29816199571SPyun YongHyeon 
29916199571SPyun YongHyeon #define	AGE_SRAM_TCPH_ADDR		0x1530
30016199571SPyun YongHyeon #define	SRAM_TCPH_ADDR_MASK		0x00000FFF
30116199571SPyun YongHyeon #define	SRAM_PATH_ADDR_MASK		0x0FFF0000
30216199571SPyun YongHyeon #define	SRAM_TCPH_ADDR_SHIFT		0
30316199571SPyun YongHyeon #define	SRAM_PATH_ADDR_SHIFT		16
30416199571SPyun YongHyeon 
30516199571SPyun YongHyeon #define	AGE_DMA_BLOCK			0x1534
30616199571SPyun YongHyeon #define	DMA_BLOCK_LOAD			0x00000001
30716199571SPyun YongHyeon 
30816199571SPyun YongHyeon /*
30916199571SPyun YongHyeon  * All descriptors and CMB/SMB share the same high address.
31016199571SPyun YongHyeon  */
31116199571SPyun YongHyeon #define	AGE_DESC_ADDR_HI		0x1540
31216199571SPyun YongHyeon 
31316199571SPyun YongHyeon #define	AGE_DESC_RD_ADDR_LO		0x1544
31416199571SPyun YongHyeon 
31516199571SPyun YongHyeon #define	AGE_DESC_RRD_ADDR_LO		0x1548
31616199571SPyun YongHyeon 
31716199571SPyun YongHyeon #define	AGE_DESC_TPD_ADDR_LO		0x154C
31816199571SPyun YongHyeon 
31916199571SPyun YongHyeon #define	AGE_DESC_CMB_ADDR_LO		0x1550
32016199571SPyun YongHyeon 
32116199571SPyun YongHyeon #define	AGE_DESC_SMB_ADDR_LO		0x1554
32216199571SPyun YongHyeon 
32316199571SPyun YongHyeon #define	AGE_DESC_RRD_RD_CNT		0x1558
32416199571SPyun YongHyeon #define	DESC_RD_CNT_MASK		0x000007FF
32516199571SPyun YongHyeon #define	DESC_RRD_CNT_MASK		0x07FF0000
32616199571SPyun YongHyeon #define	DESC_RD_CNT_SHIFT		0
32716199571SPyun YongHyeon #define	DESC_RRD_CNT_SHIFT		16
32816199571SPyun YongHyeon 
32916199571SPyun YongHyeon #define	AGE_DESC_TPD_CNT		0x155C
33016199571SPyun YongHyeon #define	DESC_TPD_CNT_MASK		0x00003FF
33116199571SPyun YongHyeon #define	DESC_TPD_CNT_SHIFT		0
33216199571SPyun YongHyeon 
33316199571SPyun YongHyeon #define	AGE_TXQ_CFG			0x1580
33416199571SPyun YongHyeon #define	TXQ_CFG_TPD_BURST_MASK		0x0000001F
33516199571SPyun YongHyeon #define	TXQ_CFG_ENB			0x00000020
33616199571SPyun YongHyeon #define	TXQ_CFG_ENHANCED_MODE		0x00000040
33716199571SPyun YongHyeon #define	TXQ_CFG_TPD_FETCH_THRESH_MASK	0x00003F00
33816199571SPyun YongHyeon #define	TXQ_CFG_TX_FIFO_BURST_MASK	0xFFFF0000
33916199571SPyun YongHyeon #define	TXQ_CFG_TPD_BURST_SHIFT		0
34016199571SPyun YongHyeon #define	TXQ_CFG_TPD_BURST_DEFAULT	4
34116199571SPyun YongHyeon #define	TXQ_CFG_TPD_FETCH_THRESH_SHIFT	8
34216199571SPyun YongHyeon #define	TXQ_CFG_TPD_FETCH_DEFAULT	16
34316199571SPyun YongHyeon #define	TXQ_CFG_TX_FIFO_BURST_SHIFT	16
34416199571SPyun YongHyeon #define	TXQ_CFG_TX_FIFO_BURST_DEFAULT	256
34516199571SPyun YongHyeon 
34616199571SPyun YongHyeon #define	AGE_TX_JUMBO_TPD_TH_IPG		0x1584
34716199571SPyun YongHyeon #define	TX_JUMBO_TPD_TH_MASK		0x000007FF
34816199571SPyun YongHyeon #define	TX_JUMBO_TPD_IPG_MASK		0x001F0000
34916199571SPyun YongHyeon #define	TX_JUMBO_TPD_TH_SHIFT		0
35016199571SPyun YongHyeon #define	TX_JUMBO_TPD_IPG_SHIFT		16
35116199571SPyun YongHyeon #define	TX_JUMBO_TPD_IPG_DEFAULT	1
35216199571SPyun YongHyeon 
35316199571SPyun YongHyeon #define	AGE_RXQ_CFG			0x15A0
35416199571SPyun YongHyeon #define	RXQ_CFG_RD_BURST_MASK		0x000000FF
35516199571SPyun YongHyeon #define	RXQ_CFG_RRD_BURST_THRESH_MASK	0x0000FF00
35616199571SPyun YongHyeon #define	RXQ_CFG_RD_PREF_MIN_IPG_MASK	0x001F0000
35716199571SPyun YongHyeon #define	RXQ_CFG_CUT_THROUGH_ENB		0x40000000
35816199571SPyun YongHyeon #define	RXQ_CFG_ENB			0x80000000
35916199571SPyun YongHyeon #define	RXQ_CFG_RD_BURST_SHIFT		0
36016199571SPyun YongHyeon #define	RXQ_CFG_RD_BURST_DEFAULT	8
36116199571SPyun YongHyeon #define	RXQ_CFG_RRD_BURST_THRESH_SHIFT	8
36216199571SPyun YongHyeon #define	RXQ_CFG_RRD_BURST_THRESH_DEFAULT 8
36316199571SPyun YongHyeon #define	RXQ_CFG_RD_PREF_MIN_IPG_SHIFT	16
36416199571SPyun YongHyeon #define	RXQ_CFG_RD_PREF_MIN_IPG_DEFAULT	1
36516199571SPyun YongHyeon 
36616199571SPyun YongHyeon #define	AGE_RXQ_JUMBO_CFG		0x15A4
36716199571SPyun YongHyeon #define	RXQ_JUMBO_CFG_SZ_THRESH_MASK	0x000007FF
36816199571SPyun YongHyeon #define	RXQ_JUMBO_CFG_LKAH_MASK		0x00007800
36916199571SPyun YongHyeon #define	RXQ_JUMBO_CFG_RRD_TIMER_MASK	0xFFFF0000
37016199571SPyun YongHyeon #define	RXQ_JUMBO_CFG_SZ_THRESH_SHIFT	0
37116199571SPyun YongHyeon #define	RXQ_JUMBO_CFG_LKAH_SHIFT	11
37216199571SPyun YongHyeon #define	RXQ_JUMBO_CFG_LKAH_DEFAULT	0x01
37316199571SPyun YongHyeon #define	RXQ_JUMBO_CFG_RRD_TIMER_SHIFT	16
37416199571SPyun YongHyeon 
37516199571SPyun YongHyeon #define	AGE_RXQ_FIFO_PAUSE_THRESH	0x15A8
37616199571SPyun YongHyeon #define	RXQ_FIFO_PAUSE_THRESH_LO_MASK	0x00000FFF
37716199571SPyun YongHyeon #define	RXQ_FIFO_PAUSE_THRESH_HI_MASK	0x0FFF000
37816199571SPyun YongHyeon #define	RXQ_FIFO_PAUSE_THRESH_LO_SHIFT	0
37916199571SPyun YongHyeon #define	RXQ_FIFO_PAUSE_THRESH_HI_SHIFT	16
38016199571SPyun YongHyeon 
38116199571SPyun YongHyeon #define	AGE_RXQ_RRD_PAUSE_THRESH	0x15AC
38216199571SPyun YongHyeon #define	RXQ_RRD_PAUSE_THRESH_HI_MASK	0x00000FFF
38316199571SPyun YongHyeon #define	RXQ_RRD_PAUSE_THRESH_LO_MASK	0x0FFF0000
38416199571SPyun YongHyeon #define	RXQ_RRD_PAUSE_THRESH_HI_SHIFT	0
38516199571SPyun YongHyeon #define	RXQ_RRD_PAUSE_THRESH_LO_SHIFT	16
38616199571SPyun YongHyeon 
38716199571SPyun YongHyeon #define	AGE_DMA_CFG			0x15C0
38816199571SPyun YongHyeon #define	DMA_CFG_IN_ORDER		0x00000001
38916199571SPyun YongHyeon #define	DMA_CFG_ENH_ORDER		0x00000002
39016199571SPyun YongHyeon #define	DMA_CFG_OUT_ORDER		0x00000004
39116199571SPyun YongHyeon #define	DMA_CFG_RCB_64			0x00000000
39216199571SPyun YongHyeon #define	DMA_CFG_RCB_128			0x00000008
39316199571SPyun YongHyeon #define	DMA_CFG_RD_BURST_128		0x00000000
39416199571SPyun YongHyeon #define	DMA_CFG_RD_BURST_256		0x00000010
39516199571SPyun YongHyeon #define	DMA_CFG_RD_BURST_512		0x00000020
39616199571SPyun YongHyeon #define	DMA_CFG_RD_BURST_1024		0x00000030
39716199571SPyun YongHyeon #define	DMA_CFG_RD_BURST_2048		0x00000040
39816199571SPyun YongHyeon #define	DMA_CFG_RD_BURST_4096		0x00000050
39916199571SPyun YongHyeon #define	DMA_CFG_WR_BURST_128		0x00000000
40016199571SPyun YongHyeon #define	DMA_CFG_WR_BURST_256		0x00000080
40116199571SPyun YongHyeon #define	DMA_CFG_WR_BURST_512		0x00000100
40216199571SPyun YongHyeon #define	DMA_CFG_WR_BURST_1024		0x00000180
40316199571SPyun YongHyeon #define	DMA_CFG_WR_BURST_2048		0x00000200
40416199571SPyun YongHyeon #define	DMA_CFG_WR_BURST_4096		0x00000280
40516199571SPyun YongHyeon #define	DMA_CFG_RD_ENB			0x00000400
40616199571SPyun YongHyeon #define	DMA_CFG_WR_ENB			0x00000800
40716199571SPyun YongHyeon #define	DMA_CFG_RD_BURST_MASK		0x07
40816199571SPyun YongHyeon #define	DMA_CFG_RD_BURST_SHIFT		4
40916199571SPyun YongHyeon #define	DMA_CFG_WR_BURST_MASK		0x07
41016199571SPyun YongHyeon #define	DMA_CFG_WR_BURST_SHIFT		7
41116199571SPyun YongHyeon 
41216199571SPyun YongHyeon #define	AGE_CSMB_CTRL			0x15D0
41316199571SPyun YongHyeon #define	CSMB_CTRL_CMB_KICK		0x00000001
41416199571SPyun YongHyeon #define	CSMB_CTRL_SMB_KICK		0x00000002
41516199571SPyun YongHyeon #define	CSMB_CTRL_CMB_ENB		0x00000004
41616199571SPyun YongHyeon #define	CSMB_CTRL_SMB_ENB		0x00000008
41716199571SPyun YongHyeon 
41816199571SPyun YongHyeon /* CMB DMA Write Threshold Register */
41916199571SPyun YongHyeon #define	AGE_CMB_WR_THRESH		0x15D4
42016199571SPyun YongHyeon #define	CMB_WR_THRESH_RRD_MASK		0x000007FF
42116199571SPyun YongHyeon #define	CMB_WR_THRESH_TPD_MASK		0x07FF0000
42216199571SPyun YongHyeon #define	CMB_WR_THRESH_RRD_SHIFT		0
42316199571SPyun YongHyeon #define	CMB_WR_THRESH_RRD_DEFAULT	4
42416199571SPyun YongHyeon #define	CMB_WR_THRESH_TPD_SHIFT		16
42516199571SPyun YongHyeon #define	CMB_WR_THRESH_TPD_DEFAULT	4
42616199571SPyun YongHyeon 
42716199571SPyun YongHyeon /* RX/TX count-down timer to trigger CMB-write. */
42816199571SPyun YongHyeon #define	AGE_CMB_WR_TIMER		0x15D8
42916199571SPyun YongHyeon #define	CMB_WR_TIMER_RX_MASK		0x0000FFFF
43016199571SPyun YongHyeon #define	CMB_WR_TIMER_TX_MASK		0xFFFF0000
43116199571SPyun YongHyeon #define	CMB_WR_TIMER_RX_SHIFT		0
43216199571SPyun YongHyeon #define	CMB_WR_TIMER_TX_SHIFT		16
43316199571SPyun YongHyeon 
43416199571SPyun YongHyeon /* Number of packet received since last CMB write */
43516199571SPyun YongHyeon #define	AGE_CMB_RX_PKT_CNT		0x15DC
43616199571SPyun YongHyeon 
43716199571SPyun YongHyeon /* Number of packet transmitted since last CMB write */
43816199571SPyun YongHyeon #define	AGE_CMB_TX_PKT_CNT		0x15E0
43916199571SPyun YongHyeon 
44016199571SPyun YongHyeon /* SMB auto DMA timer register */
44116199571SPyun YongHyeon #define	AGE_SMB_TIMER			0x15E4
44216199571SPyun YongHyeon 
44316199571SPyun YongHyeon #define	AGE_MBOX			0x15F0
44416199571SPyun YongHyeon #define	MBOX_RD_PROD_IDX_MASK		0x000007FF
44516199571SPyun YongHyeon #define	MBOX_RRD_CONS_IDX_MASK		0x003FF800
44616199571SPyun YongHyeon #define	MBOX_TD_PROD_IDX_MASK		0xFFC00000
44716199571SPyun YongHyeon #define	MBOX_RD_PROD_IDX_SHIFT		0
44816199571SPyun YongHyeon #define	MBOX_RRD_CONS_IDX_SHIFT		11
44916199571SPyun YongHyeon #define	MBOX_TD_PROD_IDX_SHIFT		22
45016199571SPyun YongHyeon 
45116199571SPyun YongHyeon #define	AGE_INTR_STATUS			0x1600
45216199571SPyun YongHyeon #define	INTR_SMB			0x00000001
45316199571SPyun YongHyeon #define	INTR_MOD_TIMER			0x00000002
45416199571SPyun YongHyeon #define	INTR_MANUAL_TIMER		0x00000004
45516199571SPyun YongHyeon #define	INTR_RX_FIFO_OFLOW		0x00000008
45616199571SPyun YongHyeon #define	INTR_RD_UNDERRUN		0x00000010
45716199571SPyun YongHyeon #define	INTR_RRD_OFLOW			0x00000020
45816199571SPyun YongHyeon #define	INTR_TX_FIFO_UNDERRUN		0x00000040
45916199571SPyun YongHyeon #define	INTR_LINK_CHG			0x00000080
46016199571SPyun YongHyeon #define	INTR_HOST_RD_UNDERRUN		0x00000100
46116199571SPyun YongHyeon #define	INTR_HOST_RRD_OFLOW		0x00000200
46216199571SPyun YongHyeon #define	INTR_DMA_RD_TO_RST		0x00000400
46316199571SPyun YongHyeon #define	INTR_DMA_WR_TO_RST		0x00000800
46416199571SPyun YongHyeon #define	INTR_GPHY			0x00001000
46516199571SPyun YongHyeon #define	INTR_RX_PKT			0x00010000
46616199571SPyun YongHyeon #define	INTR_TX_PKT			0x00020000
46716199571SPyun YongHyeon #define	INTR_TX_DMA			0x00040000
46816199571SPyun YongHyeon #define	INTR_RX_DMA			0x00080000
46916199571SPyun YongHyeon #define	INTR_CMB_RX			0x00100000
47016199571SPyun YongHyeon #define	INTR_CMB_TX			0x00200000
47116199571SPyun YongHyeon #define	INTR_MAC_RX			0x00400000
47216199571SPyun YongHyeon #define	INTR_MAC_TX			0x00800000
47316199571SPyun YongHyeon #define	INTR_UNDERRUN			0x01000000
47416199571SPyun YongHyeon #define	INTR_FRAME_ERROR		0x02000000
47516199571SPyun YongHyeon #define	INTR_FRAME_OK			0x04000000
47616199571SPyun YongHyeon #define	INTR_CSUM_ERROR			0x08000000
47716199571SPyun YongHyeon #define	INTR_PHY_LINK_DOWN		0x10000000
47816199571SPyun YongHyeon #define	INTR_DIS_SMB			0x20000000
47916199571SPyun YongHyeon #define	INTR_DIS_DMA			0x40000000
48016199571SPyun YongHyeon #define	INTR_DIS_INT			0x80000000
48116199571SPyun YongHyeon 
48216199571SPyun YongHyeon /* Interrupt Mask Register */
48316199571SPyun YongHyeon #define	AGE_INTR_MASK			0x1604
48416199571SPyun YongHyeon 
48516199571SPyun YongHyeon #define	AGE_INTRS						\
48616199571SPyun YongHyeon 	(INTR_SMB | INTR_DMA_RD_TO_RST | INTR_DMA_WR_TO_RST |	\
48716199571SPyun YongHyeon 	INTR_CMB_TX | INTR_CMB_RX)
48816199571SPyun YongHyeon 
48916199571SPyun YongHyeon /* Statistics counters collected by the MAC. */
49016199571SPyun YongHyeon struct smb {
49116199571SPyun YongHyeon 	/* Rx stats. */
49216199571SPyun YongHyeon 	uint32_t rx_frames;
49316199571SPyun YongHyeon 	uint32_t rx_bcast_frames;
49416199571SPyun YongHyeon 	uint32_t rx_mcast_frames;
49516199571SPyun YongHyeon 	uint32_t rx_pause_frames;
49616199571SPyun YongHyeon 	uint32_t rx_control_frames;
49716199571SPyun YongHyeon 	uint32_t rx_crcerrs;
49816199571SPyun YongHyeon 	uint32_t rx_lenerrs;
49916199571SPyun YongHyeon 	uint32_t rx_bytes;
50016199571SPyun YongHyeon 	uint32_t rx_runts;
50116199571SPyun YongHyeon 	uint32_t rx_fragments;
50216199571SPyun YongHyeon 	uint32_t rx_pkts_64;
50316199571SPyun YongHyeon 	uint32_t rx_pkts_65_127;
50416199571SPyun YongHyeon 	uint32_t rx_pkts_128_255;
50516199571SPyun YongHyeon 	uint32_t rx_pkts_256_511;
50616199571SPyun YongHyeon 	uint32_t rx_pkts_512_1023;
50716199571SPyun YongHyeon 	uint32_t rx_pkts_1024_1518;
50816199571SPyun YongHyeon 	uint32_t rx_pkts_1519_max;
50916199571SPyun YongHyeon 	uint32_t rx_pkts_truncated;
51016199571SPyun YongHyeon 	uint32_t rx_fifo_oflows;
51116199571SPyun YongHyeon 	uint32_t rx_desc_oflows;
51216199571SPyun YongHyeon 	uint32_t rx_alignerrs;
51316199571SPyun YongHyeon 	uint32_t rx_bcast_bytes;
51416199571SPyun YongHyeon 	uint32_t rx_mcast_bytes;
51516199571SPyun YongHyeon 	uint32_t rx_pkts_filtered;
51616199571SPyun YongHyeon 	/* Tx stats. */
51716199571SPyun YongHyeon 	uint32_t tx_frames;
51816199571SPyun YongHyeon 	uint32_t tx_bcast_frames;
51916199571SPyun YongHyeon 	uint32_t tx_mcast_frames;
52016199571SPyun YongHyeon 	uint32_t tx_pause_frames;
52116199571SPyun YongHyeon 	uint32_t tx_excess_defer;
52216199571SPyun YongHyeon 	uint32_t tx_control_frames;
52316199571SPyun YongHyeon 	uint32_t tx_deferred;
52416199571SPyun YongHyeon 	uint32_t tx_bytes;
52516199571SPyun YongHyeon 	uint32_t tx_pkts_64;
52616199571SPyun YongHyeon 	uint32_t tx_pkts_65_127;
52716199571SPyun YongHyeon 	uint32_t tx_pkts_128_255;
52816199571SPyun YongHyeon 	uint32_t tx_pkts_256_511;
52916199571SPyun YongHyeon 	uint32_t tx_pkts_512_1023;
53016199571SPyun YongHyeon 	uint32_t tx_pkts_1024_1518;
53116199571SPyun YongHyeon 	uint32_t tx_pkts_1519_max;
53216199571SPyun YongHyeon 	uint32_t tx_single_colls;
53316199571SPyun YongHyeon 	uint32_t tx_multi_colls;
53416199571SPyun YongHyeon 	uint32_t tx_late_colls;
53516199571SPyun YongHyeon 	uint32_t tx_excess_colls;
53616199571SPyun YongHyeon 	uint32_t tx_underrun;
53716199571SPyun YongHyeon 	uint32_t tx_desc_underrun;
53816199571SPyun YongHyeon 	uint32_t tx_lenerrs;
53916199571SPyun YongHyeon 	uint32_t tx_pkts_truncated;
54016199571SPyun YongHyeon 	uint32_t tx_bcast_bytes;
54116199571SPyun YongHyeon 	uint32_t tx_mcast_bytes;
54216199571SPyun YongHyeon 	uint32_t updated;
54316199571SPyun YongHyeon } __packed;
54416199571SPyun YongHyeon 
54516199571SPyun YongHyeon /* Coalescing message block */
54616199571SPyun YongHyeon struct cmb {
54716199571SPyun YongHyeon 	uint32_t intr_status;
54816199571SPyun YongHyeon 	uint32_t rprod_cons;
54916199571SPyun YongHyeon #define	RRD_PROD_MASK			0x0000FFFF
55016199571SPyun YongHyeon #define	RD_CONS_MASK			0xFFFF0000
55116199571SPyun YongHyeon #define	RRD_PROD_SHIFT			0
55216199571SPyun YongHyeon #define	RD_CONS_SHIFT			16
55316199571SPyun YongHyeon 	uint32_t tpd_cons;
55416199571SPyun YongHyeon #define	CMB_UPDATED			0x00000001
55516199571SPyun YongHyeon #define	TPD_CONS_MASK			0xFFFF0000
55616199571SPyun YongHyeon #define	TPD_CONS_SHIFT			16
55716199571SPyun YongHyeon } __packed;
55816199571SPyun YongHyeon 
55916199571SPyun YongHyeon /* Rx return descriptor */
56016199571SPyun YongHyeon struct rx_rdesc {
56116199571SPyun YongHyeon 	uint32_t index;
56216199571SPyun YongHyeon #define	AGE_RRD_NSEGS_MASK		0x000000FF
56316199571SPyun YongHyeon #define	AGE_RRD_CONS_MASK		0xFFFF0000
56416199571SPyun YongHyeon #define	AGE_RRD_NSEGS_SHIFT		0
56516199571SPyun YongHyeon #define	AGE_RRD_CONS_SHIFT		16
56616199571SPyun YongHyeon 	uint32_t len;
56716199571SPyun YongHyeon #define	AGE_RRD_CSUM_MASK		0x0000FFFF
56816199571SPyun YongHyeon #define	AGE_RRD_LEN_MASK		0xFFFF0000
56916199571SPyun YongHyeon #define	AGE_RRD_CSUM_SHIFT		0
57016199571SPyun YongHyeon #define	AGE_RRD_LEN_SHIFT		16
57116199571SPyun YongHyeon 	uint32_t flags;
57216199571SPyun YongHyeon #define	AGE_RRD_ETHERNET		0x00000080
57316199571SPyun YongHyeon #define	AGE_RRD_VLAN			0x00000100
57416199571SPyun YongHyeon #define	AGE_RRD_ERROR			0x00000200
57516199571SPyun YongHyeon #define	AGE_RRD_IPV4			0x00000400
57616199571SPyun YongHyeon #define	AGE_RRD_UDP			0x00000800
57716199571SPyun YongHyeon #define	AGE_RRD_TCP			0x00001000
57816199571SPyun YongHyeon #define	AGE_RRD_BCAST			0x00002000
57916199571SPyun YongHyeon #define	AGE_RRD_MCAST			0x00004000
58016199571SPyun YongHyeon #define	AGE_RRD_PAUSE			0x00008000
58116199571SPyun YongHyeon #define	AGE_RRD_CRC			0x00010000
58216199571SPyun YongHyeon #define	AGE_RRD_CODE			0x00020000
58316199571SPyun YongHyeon #define	AGE_RRD_DRIBBLE			0x00040000
58416199571SPyun YongHyeon #define	AGE_RRD_RUNT			0x00080000
58516199571SPyun YongHyeon #define	AGE_RRD_OFLOW			0x00100000
58616199571SPyun YongHyeon #define	AGE_RRD_TRUNC			0x00200000
58716199571SPyun YongHyeon #define	AGE_RRD_IPCSUM_NOK		0x00400000
58816199571SPyun YongHyeon #define	AGE_RRD_TCP_UDPCSUM_NOK		0x00800000
58916199571SPyun YongHyeon #define	AGE_RRD_LENGTH_NOK		0x01000000
59016199571SPyun YongHyeon #define	AGE_RRD_DES_ADDR_FILTERED	0x02000000
59116199571SPyun YongHyeon 	uint32_t vtags;
59216199571SPyun YongHyeon #define	AGE_RRD_VLAN_MASK		0xFFFF0000
59316199571SPyun YongHyeon #define	AGE_RRD_VLAN_SHIFT		16
59416199571SPyun YongHyeon } __packed;
59516199571SPyun YongHyeon 
59616199571SPyun YongHyeon #define	AGE_RX_NSEGS(x)		\
59716199571SPyun YongHyeon 	(((x) & AGE_RRD_NSEGS_MASK) >> AGE_RRD_NSEGS_SHIFT)
59816199571SPyun YongHyeon #define	AGE_RX_CONS(x)		\
59916199571SPyun YongHyeon 	(((x) & AGE_RRD_CONS_MASK) >> AGE_RRD_CONS_SHIFT)
60016199571SPyun YongHyeon #define	AGE_RX_CSUM(x)		\
60116199571SPyun YongHyeon 	(((x) & AGE_RRD_CSUM_MASK) >> AGE_RRD_CSUM_SHIFT)
60216199571SPyun YongHyeon #define	AGE_RX_BYTES(x)		\
60316199571SPyun YongHyeon 	(((x) & AGE_RRD_LEN_MASK) >> AGE_RRD_LEN_SHIFT)
60416199571SPyun YongHyeon #define	AGE_RX_VLAN(x)		\
60516199571SPyun YongHyeon 	(((x) & AGE_RRD_VLAN_MASK) >> AGE_RRD_VLAN_SHIFT)
60616199571SPyun YongHyeon #define	AGE_RX_VLAN_TAG(x)	\
60716199571SPyun YongHyeon 	(((x) >> 4) | (((x) & 7) << 13) | (((x) & 8) << 9))
60816199571SPyun YongHyeon 
60916199571SPyun YongHyeon /* Rx descriptor. */
61016199571SPyun YongHyeon struct rx_desc {
61116199571SPyun YongHyeon 	uint64_t addr;
61216199571SPyun YongHyeon 	uint32_t len;
61316199571SPyun YongHyeon #define	AGE_RD_LEN_MASK			0x0000FFFF
61416199571SPyun YongHyeon #define	AGE_CONS_UPD_REQ_MASK		0xFFFF0000
61516199571SPyun YongHyeon #define	AGE_RD_LEN_SHIFT		0
61616199571SPyun YongHyeon #define	AGE_CONS_UPD_REQ_SHIFT		16
61716199571SPyun YongHyeon } __packed;
61816199571SPyun YongHyeon 
61916199571SPyun YongHyeon /* Tx descriptor. */
62016199571SPyun YongHyeon struct tx_desc {
62116199571SPyun YongHyeon 	uint64_t addr;
62216199571SPyun YongHyeon 	uint32_t len;
62316199571SPyun YongHyeon #define	AGE_TD_VLAN_MASK		0xFFFF0000
62416199571SPyun YongHyeon #define	AGE_TD_PKT_INT			0x00008000
62516199571SPyun YongHyeon #define	AGE_TD_DMA_INT			0x00004000
62616199571SPyun YongHyeon #define	AGE_TD_BUFLEN_MASK		0x00003FFF
62716199571SPyun YongHyeon #define	AGE_TD_VLAN_SHIFT		16
62816199571SPyun YongHyeon #define	AGE_TX_VLAN_TAG(x)	\
62916199571SPyun YongHyeon 	(((x) << 4) | ((x) >> 13) | (((x) >> 9) & 8))
63016199571SPyun YongHyeon #define	AGE_TD_BUFLEN_SHIFT		0
63116199571SPyun YongHyeon #define	AGE_TX_BYTES(x)		\
63216199571SPyun YongHyeon 	(((x) << AGE_TD_BUFLEN_SHIFT) & AGE_TD_BUFLEN_MASK)
63316199571SPyun YongHyeon 	uint32_t flags;
63416199571SPyun YongHyeon #define	AGE_TD_TSO_MSS			0xFFF80000
63516199571SPyun YongHyeon #define	AGE_TD_TSO_HDR			0x00040000
63616199571SPyun YongHyeon #define	AGE_TD_TSO_TCPHDR_LEN		0x0003C000
63716199571SPyun YongHyeon #define	AGE_TD_IPHDR_LEN		0x00003C00
63816199571SPyun YongHyeon #define	AGE_TD_LLC_SNAP			0x00000200
63916199571SPyun YongHyeon #define	AGE_TD_VLAN_TAGGED		0x00000100
64016199571SPyun YongHyeon #define	AGE_TD_UDPCSUM			0x00000080
64116199571SPyun YongHyeon #define	AGE_TD_TCPCSUM			0x00000040
64216199571SPyun YongHyeon #define	AGE_TD_IPCSUM			0x00000020
64316199571SPyun YongHyeon #define	AGE_TD_TSO_IPV4			0x00000010
64416199571SPyun YongHyeon #define	AGE_TD_TSO_IPV6			0x00000012
64516199571SPyun YongHyeon #define	AGE_TD_CSUM			0x00000008
64616199571SPyun YongHyeon #define	AGE_TD_INSERT_VLAN_TAG		0x00000004
64716199571SPyun YongHyeon #define	AGE_TD_COALESCE			0x00000002
64816199571SPyun YongHyeon #define	AGE_TD_EOP			0x00000001
64916199571SPyun YongHyeon 
65016199571SPyun YongHyeon #define	AGE_TD_CSUM_PLOADOFFSET		0x00FF0000
65116199571SPyun YongHyeon #define	AGE_TD_CSUM_XSUMOFFSET		0xFF000000
65216199571SPyun YongHyeon #define	AGE_TD_CSUM_XSUMOFFSET_SHIFT	24
65316199571SPyun YongHyeon #define	AGE_TD_CSUM_PLOADOFFSET_SHIFT	16
65416199571SPyun YongHyeon #define	AGE_TD_TSO_MSS_SHIFT		19
65516199571SPyun YongHyeon #define	AGE_TD_TSO_TCPHDR_LEN_SHIFT	14
65616199571SPyun YongHyeon #define	AGE_TD_IPHDR_LEN_SHIFT		10
65716199571SPyun YongHyeon } __packed;
65816199571SPyun YongHyeon 
65916199571SPyun YongHyeon #endif	/* _IF_AGEREG_H */
660