11def609aSAndrew Thompson /*- 2*b61a5730SWarner Losh * SPDX-License-Identifier: BSD-2-Clause 3718cf2ccSPedro F. Giffuni * 41def609aSAndrew Thompson * Copyright (c) 2001 The NetBSD Foundation, Inc. 51def609aSAndrew Thompson * All rights reserved. 61def609aSAndrew Thompson * 71def609aSAndrew Thompson * This code is derived from software contributed to The NetBSD Foundation 81def609aSAndrew Thompson * by Lennart Augustsson (lennart@augustsson.net). 91def609aSAndrew Thompson * 101def609aSAndrew Thompson * Redistribution and use in source and binary forms, with or without 111def609aSAndrew Thompson * modification, are permitted provided that the following conditions 121def609aSAndrew Thompson * are met: 131def609aSAndrew Thompson * 1. Redistributions of source code must retain the above copyright 141def609aSAndrew Thompson * notice, this list of conditions and the following disclaimer. 151def609aSAndrew Thompson * 2. Redistributions in binary form must reproduce the above copyright 161def609aSAndrew Thompson * notice, this list of conditions and the following disclaimer in the 171def609aSAndrew Thompson * documentation and/or other materials provided with the distribution. 181def609aSAndrew Thompson * 191def609aSAndrew Thompson * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS 201def609aSAndrew Thompson * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED 211def609aSAndrew Thompson * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR 221def609aSAndrew Thompson * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS 231def609aSAndrew Thompson * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 241def609aSAndrew Thompson * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 251def609aSAndrew Thompson * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 261def609aSAndrew Thompson * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 271def609aSAndrew Thompson * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 281def609aSAndrew Thompson * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 291def609aSAndrew Thompson * POSSIBILITY OF SUCH DAMAGE. 301def609aSAndrew Thompson */ 311def609aSAndrew Thompson 321def609aSAndrew Thompson #ifndef _EHCIREG_H_ 331def609aSAndrew Thompson #define _EHCIREG_H_ 341def609aSAndrew Thompson 351def609aSAndrew Thompson /* PCI config registers */ 361def609aSAndrew Thompson #define PCI_CBMEM 0x10 /* configuration base MEM */ 371def609aSAndrew Thompson #define PCI_INTERFACE_EHCI 0x20 381def609aSAndrew Thompson #define PCI_USBREV 0x60 /* RO USB protocol revision */ 391def609aSAndrew Thompson #define PCI_USB_REV_MASK 0xff 401def609aSAndrew Thompson #define PCI_USB_REV_PRE_1_0 0x00 411def609aSAndrew Thompson #define PCI_USB_REV_1_0 0x10 421def609aSAndrew Thompson #define PCI_USB_REV_1_1 0x11 431def609aSAndrew Thompson #define PCI_USB_REV_2_0 0x20 441def609aSAndrew Thompson #define PCI_EHCI_FLADJ 0x61 /* RW Frame len adj, SOF=59488+6*fladj */ 451def609aSAndrew Thompson #define PCI_EHCI_PORTWAKECAP 0x62 /* RW Port wake caps (opt) */ 461def609aSAndrew Thompson 471def609aSAndrew Thompson /* EHCI Extended Capabilities */ 481def609aSAndrew Thompson #define EHCI_EC_LEGSUP 0x01 491def609aSAndrew Thompson #define EHCI_EECP_NEXT(x) (((x) >> 8) & 0xff) 501def609aSAndrew Thompson #define EHCI_EECP_ID(x) ((x) & 0xff) 511def609aSAndrew Thompson 521def609aSAndrew Thompson /* Legacy support extended capability */ 531def609aSAndrew Thompson #define EHCI_LEGSUP_BIOS_SEM 0x02 541def609aSAndrew Thompson #define EHCI_LEGSUP_OS_SEM 0x03 551def609aSAndrew Thompson #define EHCI_LEGSUP_USBLEGCTLSTS 0x04 561def609aSAndrew Thompson 571def609aSAndrew Thompson /* EHCI capability registers */ 58495ed64cSNathan Whitehorn #define EHCI_CAPLEN_HCIVERSION 0x00 /* RO Capability register length 59495ed64cSNathan Whitehorn * (least-significant byte) and 60495ed64cSNathan Whitehorn * interface version number (two 61495ed64cSNathan Whitehorn * most significant) 62495ed64cSNathan Whitehorn */ 63495ed64cSNathan Whitehorn #define EHCI_CAPLENGTH(x) ((x) & 0xff) 64495ed64cSNathan Whitehorn #define EHCI_HCIVERSION(x) (((x) >> 16) & 0xffff) 651def609aSAndrew Thompson #define EHCI_HCSPARAMS 0x04 /* RO Structural parameters */ 661def609aSAndrew Thompson #define EHCI_HCS_DEBUGPORT(x) (((x) >> 20) & 0xf) 671def609aSAndrew Thompson #define EHCI_HCS_P_INDICATOR(x) ((x) & 0x10000) 681def609aSAndrew Thompson #define EHCI_HCS_N_CC(x) (((x) >> 12) & 0xf) /* # of companion ctlrs */ 691def609aSAndrew Thompson #define EHCI_HCS_N_PCC(x) (((x) >> 8) & 0xf) /* # of ports per comp. */ 701def609aSAndrew Thompson #define EHCI_HCS_PPC(x) ((x) & 0x10) /* port power control */ 711def609aSAndrew Thompson #define EHCI_HCS_N_PORTS(x) ((x) & 0xf) /* # of ports */ 721def609aSAndrew Thompson #define EHCI_HCCPARAMS 0x08 /* RO Capability parameters */ 731def609aSAndrew Thompson #define EHCI_HCC_EECP(x) (((x) >> 8) & 0xff) /* extended ports caps */ 741def609aSAndrew Thompson #define EHCI_HCC_IST(x) (((x) >> 4) & 0xf) /* isoc sched threshold */ 751def609aSAndrew Thompson #define EHCI_HCC_ASPC(x) ((x) & 0x4) /* async sched park cap */ 761def609aSAndrew Thompson #define EHCI_HCC_PFLF(x) ((x) & 0x2) /* prog frame list flag */ 771def609aSAndrew Thompson #define EHCI_HCC_64BIT(x) ((x) & 0x1) /* 64 bit address cap */ 781def609aSAndrew Thompson #define EHCI_HCSP_PORTROUTE 0x0c /* RO Companion port route description */ 791def609aSAndrew Thompson 801def609aSAndrew Thompson /* EHCI operational registers. Offset given by EHCI_CAPLENGTH register */ 811def609aSAndrew Thompson #define EHCI_USBCMD 0x00 /* RO, RW, WO Command register */ 821def609aSAndrew Thompson #define EHCI_CMD_ITC_M 0x00ff0000 /* RW interrupt threshold ctrl */ 831def609aSAndrew Thompson #define EHCI_CMD_ITC_1 0x00010000 841def609aSAndrew Thompson #define EHCI_CMD_ITC_2 0x00020000 851def609aSAndrew Thompson #define EHCI_CMD_ITC_4 0x00040000 861def609aSAndrew Thompson #define EHCI_CMD_ITC_8 0x00080000 871def609aSAndrew Thompson #define EHCI_CMD_ITC_16 0x00100000 881def609aSAndrew Thompson #define EHCI_CMD_ITC_32 0x00200000 891def609aSAndrew Thompson #define EHCI_CMD_ITC_64 0x00400000 901def609aSAndrew Thompson #define EHCI_CMD_ASPME 0x00000800 /* RW/RO async park enable */ 911def609aSAndrew Thompson #define EHCI_CMD_ASPMC 0x00000300 /* RW/RO async park count */ 921def609aSAndrew Thompson #define EHCI_CMD_LHCR 0x00000080 /* RW light host ctrl reset */ 931def609aSAndrew Thompson #define EHCI_CMD_IAAD 0x00000040 /* RW intr on async adv door 941def609aSAndrew Thompson * bell */ 951def609aSAndrew Thompson #define EHCI_CMD_ASE 0x00000020 /* RW async sched enable */ 961def609aSAndrew Thompson #define EHCI_CMD_PSE 0x00000010 /* RW periodic sched enable */ 971def609aSAndrew Thompson #define EHCI_CMD_FLS_M 0x0000000c /* RW/RO frame list size */ 981def609aSAndrew Thompson #define EHCI_CMD_FLS(x) (((x) >> 2) & 3) /* RW/RO frame list size */ 991def609aSAndrew Thompson #define EHCI_CMD_HCRESET 0x00000002 /* RW reset */ 1001def609aSAndrew Thompson #define EHCI_CMD_RS 0x00000001 /* RW run/stop */ 1011def609aSAndrew Thompson #define EHCI_USBSTS 0x04 /* RO, RW, RWC Status register */ 1021def609aSAndrew Thompson #define EHCI_STS_ASS 0x00008000 /* RO async sched status */ 1031def609aSAndrew Thompson #define EHCI_STS_PSS 0x00004000 /* RO periodic sched status */ 1041def609aSAndrew Thompson #define EHCI_STS_REC 0x00002000 /* RO reclamation */ 1051def609aSAndrew Thompson #define EHCI_STS_HCH 0x00001000 /* RO host controller halted */ 1061def609aSAndrew Thompson #define EHCI_STS_IAA 0x00000020 /* RWC interrupt on async adv */ 1071def609aSAndrew Thompson #define EHCI_STS_HSE 0x00000010 /* RWC host system error */ 1081def609aSAndrew Thompson #define EHCI_STS_FLR 0x00000008 /* RWC frame list rollover */ 1091def609aSAndrew Thompson #define EHCI_STS_PCD 0x00000004 /* RWC port change detect */ 1101def609aSAndrew Thompson #define EHCI_STS_ERRINT 0x00000002 /* RWC error interrupt */ 1111def609aSAndrew Thompson #define EHCI_STS_INT 0x00000001 /* RWC interrupt */ 1121def609aSAndrew Thompson #define EHCI_STS_INTRS(x) ((x) & 0x3f) 1131def609aSAndrew Thompson 1141def609aSAndrew Thompson /* 1151def609aSAndrew Thompson * NOTE: the doorbell interrupt is enabled, but the doorbell is never 1161def609aSAndrew Thompson * used! SiS chipsets require this. 1171def609aSAndrew Thompson */ 1181def609aSAndrew Thompson #define EHCI_NORMAL_INTRS (EHCI_STS_IAA | EHCI_STS_HSE | \ 1191def609aSAndrew Thompson EHCI_STS_PCD | EHCI_STS_ERRINT | EHCI_STS_INT) 1201def609aSAndrew Thompson 1211def609aSAndrew Thompson #define EHCI_USBINTR 0x08 /* RW Interrupt register */ 1221def609aSAndrew Thompson #define EHCI_INTR_IAAE 0x00000020 /* interrupt on async advance 1231def609aSAndrew Thompson * ena */ 1241def609aSAndrew Thompson #define EHCI_INTR_HSEE 0x00000010 /* host system error ena */ 1251def609aSAndrew Thompson #define EHCI_INTR_FLRE 0x00000008 /* frame list rollover ena */ 1261def609aSAndrew Thompson #define EHCI_INTR_PCIE 0x00000004 /* port change ena */ 1271def609aSAndrew Thompson #define EHCI_INTR_UEIE 0x00000002 /* USB error intr ena */ 1281def609aSAndrew Thompson #define EHCI_INTR_UIE 0x00000001 /* USB intr ena */ 1291def609aSAndrew Thompson 1301def609aSAndrew Thompson #define EHCI_FRINDEX 0x0c /* RW Frame Index register */ 1311def609aSAndrew Thompson 1321def609aSAndrew Thompson #define EHCI_CTRLDSSEGMENT 0x10 /* RW Control Data Structure Segment */ 1331def609aSAndrew Thompson 1341def609aSAndrew Thompson #define EHCI_PERIODICLISTBASE 0x14 /* RW Periodic List Base */ 1351def609aSAndrew Thompson #define EHCI_ASYNCLISTADDR 0x18 /* RW Async List Base */ 1361def609aSAndrew Thompson 1371def609aSAndrew Thompson #define EHCI_CONFIGFLAG 0x40 /* RW Configure Flag register */ 1381def609aSAndrew Thompson #define EHCI_CONF_CF 0x00000001 /* RW configure flag */ 1391def609aSAndrew Thompson 1401def609aSAndrew Thompson #define EHCI_PORTSC(n) (0x40+(4*(n))) /* RO, RW, RWC Port Status reg */ 1411def609aSAndrew Thompson #define EHCI_PS_WKOC_E 0x00400000 /* RW wake on over current ena */ 1421def609aSAndrew Thompson #define EHCI_PS_WKDSCNNT_E 0x00200000 /* RW wake on disconnect ena */ 1431def609aSAndrew Thompson #define EHCI_PS_WKCNNT_E 0x00100000 /* RW wake on connect ena */ 1441def609aSAndrew Thompson #define EHCI_PS_PTC 0x000f0000 /* RW port test control */ 1451def609aSAndrew Thompson #define EHCI_PS_PIC 0x0000c000 /* RW port indicator control */ 1461def609aSAndrew Thompson #define EHCI_PS_PO 0x00002000 /* RW port owner */ 1471def609aSAndrew Thompson #define EHCI_PS_PP 0x00001000 /* RW,RO port power */ 1481def609aSAndrew Thompson #define EHCI_PS_LS 0x00000c00 /* RO line status */ 1491def609aSAndrew Thompson #define EHCI_PS_IS_LOWSPEED(x) (((x) & EHCI_PS_LS) == 0x00000400) 1501def609aSAndrew Thompson #define EHCI_PS_PR 0x00000100 /* RW port reset */ 1511def609aSAndrew Thompson #define EHCI_PS_SUSP 0x00000080 /* RW suspend */ 1521def609aSAndrew Thompson #define EHCI_PS_FPR 0x00000040 /* RW force port resume */ 1531def609aSAndrew Thompson #define EHCI_PS_OCC 0x00000020 /* RWC over current change */ 1541def609aSAndrew Thompson #define EHCI_PS_OCA 0x00000010 /* RO over current active */ 1551def609aSAndrew Thompson #define EHCI_PS_PEC 0x00000008 /* RWC port enable change */ 1561def609aSAndrew Thompson #define EHCI_PS_PE 0x00000004 /* RW port enable */ 1571def609aSAndrew Thompson #define EHCI_PS_CSC 0x00000002 /* RWC connect status change */ 1581def609aSAndrew Thompson #define EHCI_PS_CS 0x00000001 /* RO connect status */ 1591def609aSAndrew Thompson #define EHCI_PS_CLEAR (EHCI_PS_OCC | EHCI_PS_PEC | EHCI_PS_CSC) 1601def609aSAndrew Thompson 161cdf4ec68SMichal Meloun #define EHCI_PORT_RESET_COMPLETE 2 /* ms */ 162cdf4ec68SMichal Meloun 163cdf4ec68SMichal Meloun /* 164cdf4ec68SMichal Meloun * Registers not covered by EHCI specification 165cdf4ec68SMichal Meloun * 166cdf4ec68SMichal Meloun * 167cdf4ec68SMichal Meloun * EHCI_USBMODE register offset is different for cores with LPM support, 168cdf4ec68SMichal Meloun * bits are equal 169cdf4ec68SMichal Meloun */ 170cdf4ec68SMichal Meloun #define EHCI_USBMODE_NOLPM 0x68 /* RW USB Device mode reg (no LPM) */ 171477aff3eSMichal Meloun #define EHCI_USBMODE_LPM 0xC8 /* RW USB Device mode reg (LPM) */ 1721def609aSAndrew Thompson #define EHCI_UM_CM 0x00000003 /* R/WO Controller Mode */ 1731def609aSAndrew Thompson #define EHCI_UM_CM_IDLE 0x0 /* Idle */ 1741def609aSAndrew Thompson #define EHCI_UM_CM_HOST 0x3 /* Host Controller */ 1751def609aSAndrew Thompson #define EHCI_UM_ES 0x00000004 /* R/WO Endian Select */ 1761def609aSAndrew Thompson #define EHCI_UM_ES_LE 0x0 /* Little-endian byte alignment */ 1771def609aSAndrew Thompson #define EHCI_UM_ES_BE 0x4 /* Big-endian byte alignment */ 1781def609aSAndrew Thompson #define EHCI_UM_SDIS 0x00000010 /* R/WO Stream Disable Mode */ 1791def609aSAndrew Thompson 180cdf4ec68SMichal Meloun /* 181cdf4ec68SMichal Meloun * Actual port speed bits depends on EHCI_HOSTC(n) registers presence, 182cdf4ec68SMichal Meloun * speed encoding is equal 183cdf4ec68SMichal Meloun */ 184cdf4ec68SMichal Meloun #define EHCI_HOSTC(n) (0x80+(4*(n))) /* RO, RW Host mode control reg */ 185cdf4ec68SMichal Meloun #define EHCI_HOSTC_PSPD_SHIFT 25 186cdf4ec68SMichal Meloun #define EHCI_HOSTC_PSPD_MASK 0x3 1871def609aSAndrew Thompson 188cdf4ec68SMichal Meloun #define EHCI_PORTSC_PSPD_SHIFT 26 189cdf4ec68SMichal Meloun #define EHCI_PORTSC_PSPD_MASK 0x3 190cdf4ec68SMichal Meloun 191cdf4ec68SMichal Meloun #define EHCI_PORT_SPEED_FULL 0 192cdf4ec68SMichal Meloun #define EHCI_PORT_SPEED_LOW 1 193cdf4ec68SMichal Meloun #define EHCI_PORT_SPEED_HIGH 2 1941def609aSAndrew Thompson #endif /* _EHCIREG_H_ */ 195