1[ 2 { 3 "BriefDescription": "DRAM Activate Count; Activate due to Write", 4 "Counter": "0,1,2,3", 5 "EventCode": "0x1", 6 "EventName": "UNC_M_ACT_COUNT.BYP", 7 "PerPkg": "1", 8 "PublicDescription": "Counts the number of DRAM Activate commands sent on this channel. Activate commands are issued to open up a page on the DRAM devices so that it can be read or written to with a CAS. One can calculate the number of Page Misses by subtracting the number of Page Miss precharges from the number of Activates.", 9 "UMask": "0x8", 10 "Unit": "iMC" 11 }, 12 { 13 "BriefDescription": "DRAM Activate Count; Activate due to Read", 14 "Counter": "0,1,2,3", 15 "EventCode": "0x1", 16 "EventName": "UNC_M_ACT_COUNT.RD", 17 "PerPkg": "1", 18 "PublicDescription": "Counts the number of DRAM Activate commands sent on this channel. Activate commands are issued to open up a page on the DRAM devices so that it can be read or written to with a CAS. One can calculate the number of Page Misses by subtracting the number of Page Miss precharges from the number of Activates.", 19 "UMask": "0x1", 20 "Unit": "iMC" 21 }, 22 { 23 "BriefDescription": "DRAM Activate Count; Activate due to Write", 24 "Counter": "0,1,2,3", 25 "EventCode": "0x1", 26 "EventName": "UNC_M_ACT_COUNT.WR", 27 "PerPkg": "1", 28 "PublicDescription": "Counts the number of DRAM Activate commands sent on this channel. Activate commands are issued to open up a page on the DRAM devices so that it can be read or written to with a CAS. One can calculate the number of Page Misses by subtracting the number of Page Miss precharges from the number of Activates.", 29 "UMask": "0x2", 30 "Unit": "iMC" 31 }, 32 { 33 "BriefDescription": "ACT command issued by 2 cycle bypass", 34 "Counter": "0,1,2,3", 35 "EventCode": "0xa1", 36 "EventName": "UNC_M_BYP_CMDS.ACT", 37 "PerPkg": "1", 38 "UMask": "0x1", 39 "Unit": "iMC" 40 }, 41 { 42 "BriefDescription": "CAS command issued by 2 cycle bypass", 43 "Counter": "0,1,2,3", 44 "EventCode": "0xa1", 45 "EventName": "UNC_M_BYP_CMDS.CAS", 46 "PerPkg": "1", 47 "UMask": "0x2", 48 "Unit": "iMC" 49 }, 50 { 51 "BriefDescription": "PRE command issued by 2 cycle bypass", 52 "Counter": "0,1,2,3", 53 "EventCode": "0xa1", 54 "EventName": "UNC_M_BYP_CMDS.PRE", 55 "PerPkg": "1", 56 "UMask": "0x4", 57 "Unit": "iMC" 58 }, 59 { 60 "BriefDescription": "DRAM RD_CAS and WR_CAS Commands.; All DRAM WR_CAS (w/ and w/out auto-pre)", 61 "Counter": "0,1,2,3", 62 "EventCode": "0x4", 63 "EventName": "UNC_M_CAS_COUNT.ALL", 64 "PerPkg": "1", 65 "PublicDescription": "DRAM RD_CAS and WR_CAS Commands; Counts the total number of DRAM CAS commands issued on this channel.", 66 "UMask": "0xf", 67 "Unit": "iMC" 68 }, 69 { 70 "BriefDescription": "DRAM RD_CAS and WR_CAS Commands.; All DRAM Reads (RD_CAS + Underfills)", 71 "Counter": "0,1,2,3", 72 "EventCode": "0x4", 73 "EventName": "UNC_M_CAS_COUNT.RD", 74 "PerPkg": "1", 75 "PublicDescription": "DRAM RD_CAS and WR_CAS Commands; Counts the total number of DRAM Read CAS commands issued on this channel (including underfills).", 76 "UMask": "0x3", 77 "Unit": "iMC" 78 }, 79 { 80 "BriefDescription": "DRAM RD_CAS and WR_CAS Commands.; All DRAM RD_CAS (w/ and w/out auto-pre)", 81 "Counter": "0,1,2,3", 82 "EventCode": "0x4", 83 "EventName": "UNC_M_CAS_COUNT.RD_REG", 84 "PerPkg": "1", 85 "PublicDescription": "DRAM RD_CAS and WR_CAS Commands; Counts the total number or DRAM Read CAS commands issued on this channel. This includes both regular RD CAS commands as well as those with implicit Precharge. AutoPre is only used in systems that are using closed page policy. We do not filter based on major mode, as RD_CAS is not issued during WMM (with the exception of underfills).", 86 "UMask": "0x1", 87 "Unit": "iMC" 88 }, 89 { 90 "BriefDescription": "DRAM RD_CAS and WR_CAS Commands.; Read CAS issued in RMM", 91 "Counter": "0,1,2,3", 92 "EventCode": "0x4", 93 "EventName": "UNC_M_CAS_COUNT.RD_RMM", 94 "PerPkg": "1", 95 "UMask": "0x20", 96 "Unit": "iMC" 97 }, 98 { 99 "BriefDescription": "DRAM RD_CAS and WR_CAS Commands.; Underfill Read Issued", 100 "Counter": "0,1,2,3", 101 "EventCode": "0x4", 102 "EventName": "UNC_M_CAS_COUNT.RD_UNDERFILL", 103 "PerPkg": "1", 104 "PublicDescription": "DRAM RD_CAS and WR_CAS Commands; Counts the number of underfill reads that are issued by the memory controller. This will generally be about the same as the number of partial writes, but may be slightly less because of partials hitting in the WPQ. While it is possible for underfills to be issed in both WMM and RMM, this event counts both.", 105 "UMask": "0x2", 106 "Unit": "iMC" 107 }, 108 { 109 "BriefDescription": "DRAM RD_CAS and WR_CAS Commands.; Read CAS issued in WMM", 110 "Counter": "0,1,2,3", 111 "EventCode": "0x4", 112 "EventName": "UNC_M_CAS_COUNT.RD_WMM", 113 "PerPkg": "1", 114 "UMask": "0x10", 115 "Unit": "iMC" 116 }, 117 { 118 "BriefDescription": "DRAM RD_CAS and WR_CAS Commands.; All DRAM WR_CAS (both Modes)", 119 "Counter": "0,1,2,3", 120 "EventCode": "0x4", 121 "EventName": "UNC_M_CAS_COUNT.WR", 122 "PerPkg": "1", 123 "PublicDescription": "DRAM RD_CAS and WR_CAS Commands; Counts the total number of DRAM Write CAS commands issued on this channel.", 124 "UMask": "0xc", 125 "Unit": "iMC" 126 }, 127 { 128 "BriefDescription": "DRAM RD_CAS and WR_CAS Commands.; DRAM WR_CAS (w/ and w/out auto-pre) in Read Major Mode", 129 "Counter": "0,1,2,3", 130 "EventCode": "0x4", 131 "EventName": "UNC_M_CAS_COUNT.WR_RMM", 132 "PerPkg": "1", 133 "PublicDescription": "DRAM RD_CAS and WR_CAS Commands; Counts the total number of Opportunistic DRAM Write CAS commands issued on this channel while in Read-Major-Mode.", 134 "UMask": "0x8", 135 "Unit": "iMC" 136 }, 137 { 138 "BriefDescription": "DRAM RD_CAS and WR_CAS Commands.; DRAM WR_CAS (w/ and w/out auto-pre) in Write Major Mode", 139 "Counter": "0,1,2,3", 140 "EventCode": "0x4", 141 "EventName": "UNC_M_CAS_COUNT.WR_WMM", 142 "PerPkg": "1", 143 "PublicDescription": "DRAM RD_CAS and WR_CAS Commands; Counts the total number or DRAM Write CAS commands issued on this channel while in Write-Major-Mode.", 144 "UMask": "0x4", 145 "Unit": "iMC" 146 }, 147 { 148 "BriefDescription": "DRAM Clockticks", 149 "Counter": "0,1,2,3", 150 "EventName": "UNC_M_DCLOCKTICKS", 151 "PerPkg": "1", 152 "Unit": "iMC" 153 }, 154 { 155 "BriefDescription": "DRAM Precharge All Commands", 156 "Counter": "0,1,2,3", 157 "EventCode": "0x6", 158 "EventName": "UNC_M_DRAM_PRE_ALL", 159 "PerPkg": "1", 160 "PublicDescription": "Counts the number of times that the precharge all command was sent.", 161 "Unit": "iMC" 162 }, 163 { 164 "BriefDescription": "Number of DRAM Refreshes Issued", 165 "Counter": "0,1,2,3", 166 "EventCode": "0x5", 167 "EventName": "UNC_M_DRAM_REFRESH.HIGH", 168 "PerPkg": "1", 169 "PublicDescription": "Counts the number of refreshes issued.", 170 "UMask": "0x4", 171 "Unit": "iMC" 172 }, 173 { 174 "BriefDescription": "Number of DRAM Refreshes Issued", 175 "Counter": "0,1,2,3", 176 "EventCode": "0x5", 177 "EventName": "UNC_M_DRAM_REFRESH.PANIC", 178 "PerPkg": "1", 179 "PublicDescription": "Counts the number of refreshes issued.", 180 "UMask": "0x2", 181 "Unit": "iMC" 182 }, 183 { 184 "BriefDescription": "ECC Correctable Errors", 185 "Counter": "0,1,2,3", 186 "EventCode": "0x9", 187 "EventName": "UNC_M_ECC_CORRECTABLE_ERRORS", 188 "PerPkg": "1", 189 "PublicDescription": "Counts the number of ECC errors detected and corrected by the iMC on this channel. This counter is only useful with ECC DRAM devices. This count will increment one time for each correction regardless of the number of bits corrected. The iMC can correct up to 4 bit errors in independent channel mode and 8 bit errors in lockstep mode.", 190 "Unit": "iMC" 191 }, 192 { 193 "BriefDescription": "Cycles in a Major Mode; Isoch Major Mode", 194 "Counter": "0,1,2,3", 195 "EventCode": "0x7", 196 "EventName": "UNC_M_MAJOR_MODES.ISOCH", 197 "PerPkg": "1", 198 "PublicDescription": "Counts the total number of cycles spent in a major mode (selected by a filter) on the given channel. Major modea are channel-wide, and not a per-rank (or dimm or bank) mode.; We group these two modes together so that we can use four counters to track each of the major modes at one time. These major modes are used whenever there is an ISOCH txn in the memory controller. In these mode, only ISOCH transactions are processed.", 199 "UMask": "0x8", 200 "Unit": "iMC" 201 }, 202 { 203 "BriefDescription": "Cycles in a Major Mode; Partial Major Mode", 204 "Counter": "0,1,2,3", 205 "EventCode": "0x7", 206 "EventName": "UNC_M_MAJOR_MODES.PARTIAL", 207 "PerPkg": "1", 208 "PublicDescription": "Counts the total number of cycles spent in a major mode (selected by a filter) on the given channel. Major modea are channel-wide, and not a per-rank (or dimm or bank) mode.; This major mode is used to drain starved underfill reads. Regular reads and writes are blocked and only underfill reads will be processed.", 209 "UMask": "0x4", 210 "Unit": "iMC" 211 }, 212 { 213 "BriefDescription": "Cycles in a Major Mode; Read Major Mode", 214 "Counter": "0,1,2,3", 215 "EventCode": "0x7", 216 "EventName": "UNC_M_MAJOR_MODES.READ", 217 "PerPkg": "1", 218 "PublicDescription": "Counts the total number of cycles spent in a major mode (selected by a filter) on the given channel. Major modea are channel-wide, and not a per-rank (or dimm or bank) mode.; Read Major Mode is the default mode for the iMC, as reads are generally more critical to forward progress than writes.", 219 "UMask": "0x1", 220 "Unit": "iMC" 221 }, 222 { 223 "BriefDescription": "Cycles in a Major Mode; Write Major Mode", 224 "Counter": "0,1,2,3", 225 "EventCode": "0x7", 226 "EventName": "UNC_M_MAJOR_MODES.WRITE", 227 "PerPkg": "1", 228 "PublicDescription": "Counts the total number of cycles spent in a major mode (selected by a filter) on the given channel. Major modea are channel-wide, and not a per-rank (or dimm or bank) mode.; This mode is triggered when the WPQ hits high occupancy and causes writes to be higher priority than reads. This can cause blips in the available read bandwidth in the system and temporarily increase read latencies in order to achieve better bus utilizations and higher bandwidth.", 229 "UMask": "0x2", 230 "Unit": "iMC" 231 }, 232 { 233 "BriefDescription": "Channel DLLOFF Cycles", 234 "Counter": "0,1,2,3", 235 "EventCode": "0x84", 236 "EventName": "UNC_M_POWER_CHANNEL_DLLOFF", 237 "PerPkg": "1", 238 "PublicDescription": "Number of cycles when all the ranks in the channel are in CKE Slow (DLLOFF) mode.", 239 "Unit": "iMC" 240 }, 241 { 242 "BriefDescription": "Channel PPD Cycles", 243 "Counter": "0,1,2,3", 244 "EventCode": "0x85", 245 "EventName": "UNC_M_POWER_CHANNEL_PPD", 246 "PerPkg": "1", 247 "PublicDescription": "Number of cycles when all the ranks in the channel are in PPD mode. If IBT=off is enabled, then this can be used to count those cycles. If it is not enabled, then this can count the number of cycles when that could have been taken advantage of.", 248 "Unit": "iMC" 249 }, 250 { 251 "BriefDescription": "CKE_ON_CYCLES by Rank; DIMM ID", 252 "Counter": "0,1,2,3", 253 "EventCode": "0x83", 254 "EventName": "UNC_M_POWER_CKE_CYCLES.RANK0", 255 "PerPkg": "1", 256 "PublicDescription": "Number of cycles spent in CKE ON mode. The filter allows you to select a rank to monitor. If multiple ranks are in CKE ON mode at one time, the counter will ONLY increment by one rather than doing accumulation. Multiple counters will need to be used to track multiple ranks simultaneously. There is no distinction between the different CKE modes (APD, PPDS, PPDF). This can be determined based on the system programming. These events should commonly be used with Invert to get the number of cycles in power saving mode. Edge Detect is also useful here. Make sure that you do NOT use Invert with Edge Detect (this just confuses the system and is not necessary).", 257 "UMask": "0x1", 258 "Unit": "iMC" 259 }, 260 { 261 "BriefDescription": "CKE_ON_CYCLES by Rank; DIMM ID", 262 "Counter": "0,1,2,3", 263 "EventCode": "0x83", 264 "EventName": "UNC_M_POWER_CKE_CYCLES.RANK1", 265 "PerPkg": "1", 266 "PublicDescription": "Number of cycles spent in CKE ON mode. The filter allows you to select a rank to monitor. If multiple ranks are in CKE ON mode at one time, the counter will ONLY increment by one rather than doing accumulation. Multiple counters will need to be used to track multiple ranks simultaneously. There is no distinction between the different CKE modes (APD, PPDS, PPDF). This can be determined based on the system programming. These events should commonly be used with Invert to get the number of cycles in power saving mode. Edge Detect is also useful here. Make sure that you do NOT use Invert with Edge Detect (this just confuses the system and is not necessary).", 267 "UMask": "0x2", 268 "Unit": "iMC" 269 }, 270 { 271 "BriefDescription": "CKE_ON_CYCLES by Rank; DIMM ID", 272 "Counter": "0,1,2,3", 273 "EventCode": "0x83", 274 "EventName": "UNC_M_POWER_CKE_CYCLES.RANK2", 275 "PerPkg": "1", 276 "PublicDescription": "Number of cycles spent in CKE ON mode. The filter allows you to select a rank to monitor. If multiple ranks are in CKE ON mode at one time, the counter will ONLY increment by one rather than doing accumulation. Multiple counters will need to be used to track multiple ranks simultaneously. There is no distinction between the different CKE modes (APD, PPDS, PPDF). This can be determined based on the system programming. These events should commonly be used with Invert to get the number of cycles in power saving mode. Edge Detect is also useful here. Make sure that you do NOT use Invert with Edge Detect (this just confuses the system and is not necessary).", 277 "UMask": "0x4", 278 "Unit": "iMC" 279 }, 280 { 281 "BriefDescription": "CKE_ON_CYCLES by Rank; DIMM ID", 282 "Counter": "0,1,2,3", 283 "EventCode": "0x83", 284 "EventName": "UNC_M_POWER_CKE_CYCLES.RANK3", 285 "PerPkg": "1", 286 "PublicDescription": "Number of cycles spent in CKE ON mode. The filter allows you to select a rank to monitor. If multiple ranks are in CKE ON mode at one time, the counter will ONLY increment by one rather than doing accumulation. Multiple counters will need to be used to track multiple ranks simultaneously. There is no distinction between the different CKE modes (APD, PPDS, PPDF). This can be determined based on the system programming. These events should commonly be used with Invert to get the number of cycles in power saving mode. Edge Detect is also useful here. Make sure that you do NOT use Invert with Edge Detect (this just confuses the system and is not necessary).", 287 "UMask": "0x8", 288 "Unit": "iMC" 289 }, 290 { 291 "BriefDescription": "CKE_ON_CYCLES by Rank; DIMM ID", 292 "Counter": "0,1,2,3", 293 "EventCode": "0x83", 294 "EventName": "UNC_M_POWER_CKE_CYCLES.RANK4", 295 "PerPkg": "1", 296 "PublicDescription": "Number of cycles spent in CKE ON mode. The filter allows you to select a rank to monitor. If multiple ranks are in CKE ON mode at one time, the counter will ONLY increment by one rather than doing accumulation. Multiple counters will need to be used to track multiple ranks simultaneously. There is no distinction between the different CKE modes (APD, PPDS, PPDF). This can be determined based on the system programming. These events should commonly be used with Invert to get the number of cycles in power saving mode. Edge Detect is also useful here. Make sure that you do NOT use Invert with Edge Detect (this just confuses the system and is not necessary).", 297 "UMask": "0x10", 298 "Unit": "iMC" 299 }, 300 { 301 "BriefDescription": "CKE_ON_CYCLES by Rank; DIMM ID", 302 "Counter": "0,1,2,3", 303 "EventCode": "0x83", 304 "EventName": "UNC_M_POWER_CKE_CYCLES.RANK5", 305 "PerPkg": "1", 306 "PublicDescription": "Number of cycles spent in CKE ON mode. The filter allows you to select a rank to monitor. If multiple ranks are in CKE ON mode at one time, the counter will ONLY increment by one rather than doing accumulation. Multiple counters will need to be used to track multiple ranks simultaneously. There is no distinction between the different CKE modes (APD, PPDS, PPDF). This can be determined based on the system programming. These events should commonly be used with Invert to get the number of cycles in power saving mode. Edge Detect is also useful here. Make sure that you do NOT use Invert with Edge Detect (this just confuses the system and is not necessary).", 307 "UMask": "0x20", 308 "Unit": "iMC" 309 }, 310 { 311 "BriefDescription": "CKE_ON_CYCLES by Rank; DIMM ID", 312 "Counter": "0,1,2,3", 313 "EventCode": "0x83", 314 "EventName": "UNC_M_POWER_CKE_CYCLES.RANK6", 315 "PerPkg": "1", 316 "PublicDescription": "Number of cycles spent in CKE ON mode. The filter allows you to select a rank to monitor. If multiple ranks are in CKE ON mode at one time, the counter will ONLY increment by one rather than doing accumulation. Multiple counters will need to be used to track multiple ranks simultaneously. There is no distinction between the different CKE modes (APD, PPDS, PPDF). This can be determined based on the system programming. These events should commonly be used with Invert to get the number of cycles in power saving mode. Edge Detect is also useful here. Make sure that you do NOT use Invert with Edge Detect (this just confuses the system and is not necessary).", 317 "UMask": "0x40", 318 "Unit": "iMC" 319 }, 320 { 321 "BriefDescription": "CKE_ON_CYCLES by Rank; DIMM ID", 322 "Counter": "0,1,2,3", 323 "EventCode": "0x83", 324 "EventName": "UNC_M_POWER_CKE_CYCLES.RANK7", 325 "PerPkg": "1", 326 "PublicDescription": "Number of cycles spent in CKE ON mode. The filter allows you to select a rank to monitor. If multiple ranks are in CKE ON mode at one time, the counter will ONLY increment by one rather than doing accumulation. Multiple counters will need to be used to track multiple ranks simultaneously. There is no distinction between the different CKE modes (APD, PPDS, PPDF). This can be determined based on the system programming. These events should commonly be used with Invert to get the number of cycles in power saving mode. Edge Detect is also useful here. Make sure that you do NOT use Invert with Edge Detect (this just confuses the system and is not necessary).", 327 "UMask": "0x80", 328 "Unit": "iMC" 329 }, 330 { 331 "BriefDescription": "Critical Throttle Cycles", 332 "Counter": "0,1,2,3", 333 "EventCode": "0x86", 334 "EventName": "UNC_M_POWER_CRITICAL_THROTTLE_CYCLES", 335 "PerPkg": "1", 336 "PublicDescription": "Counts the number of cycles when the iMC is in critical thermal throttling. When this happens, all traffic is blocked. This should be rare unless something bad is going on in the platform. There is no filtering by rank for this event.", 337 "Unit": "iMC" 338 }, 339 { 340 "Counter": "0,1,2,3", 341 "EventCode": "0x42", 342 "EventName": "UNC_M_POWER_PCU_THROTTLING", 343 "PerPkg": "1", 344 "Unit": "iMC" 345 }, 346 { 347 "BriefDescription": "Clock-Enabled Self-Refresh", 348 "Counter": "0,1,2,3", 349 "EventCode": "0x43", 350 "EventName": "UNC_M_POWER_SELF_REFRESH", 351 "PerPkg": "1", 352 "PublicDescription": "Counts the number of cycles when the iMC is in self-refresh and the iMC still has a clock. This happens in some package C-states. For example, the PCU may ask the iMC to enter self-refresh even though some of the cores are still processing. One use of this is for Monroe technology. Self-refresh is required during package C3 and C6, but there is no clock in the iMC at this time, so it is not possible to count these cases.", 353 "Unit": "iMC" 354 }, 355 { 356 "BriefDescription": "Throttle Cycles for Rank 0; DIMM ID", 357 "Counter": "0,1,2,3", 358 "EventCode": "0x41", 359 "EventName": "UNC_M_POWER_THROTTLE_CYCLES.RANK0", 360 "PerPkg": "1", 361 "PublicDescription": "Counts the number of cycles while the iMC is being throttled by either thermal constraints or by the PCU throttling. It is not possible to distinguish between the two. This can be filtered by rank. If multiple ranks are selected and are being throttled at the same time, the counter will only increment by 1.; Thermal throttling is performed per DIMM. We support 3 DIMMs per channel. This ID allows us to filter by ID.", 362 "UMask": "0x1", 363 "Unit": "iMC" 364 }, 365 { 366 "BriefDescription": "Throttle Cycles for Rank 0; DIMM ID", 367 "Counter": "0,1,2,3", 368 "EventCode": "0x41", 369 "EventName": "UNC_M_POWER_THROTTLE_CYCLES.RANK1", 370 "PerPkg": "1", 371 "PublicDescription": "Counts the number of cycles while the iMC is being throttled by either thermal constraints or by the PCU throttling. It is not possible to distinguish between the two. This can be filtered by rank. If multiple ranks are selected and are being throttled at the same time, the counter will only increment by 1.", 372 "UMask": "0x2", 373 "Unit": "iMC" 374 }, 375 { 376 "BriefDescription": "Throttle Cycles for Rank 0; DIMM ID", 377 "Counter": "0,1,2,3", 378 "EventCode": "0x41", 379 "EventName": "UNC_M_POWER_THROTTLE_CYCLES.RANK2", 380 "PerPkg": "1", 381 "PublicDescription": "Counts the number of cycles while the iMC is being throttled by either thermal constraints or by the PCU throttling. It is not possible to distinguish between the two. This can be filtered by rank. If multiple ranks are selected and are being throttled at the same time, the counter will only increment by 1.", 382 "UMask": "0x4", 383 "Unit": "iMC" 384 }, 385 { 386 "BriefDescription": "Throttle Cycles for Rank 0; DIMM ID", 387 "Counter": "0,1,2,3", 388 "EventCode": "0x41", 389 "EventName": "UNC_M_POWER_THROTTLE_CYCLES.RANK3", 390 "PerPkg": "1", 391 "PublicDescription": "Counts the number of cycles while the iMC is being throttled by either thermal constraints or by the PCU throttling. It is not possible to distinguish between the two. This can be filtered by rank. If multiple ranks are selected and are being throttled at the same time, the counter will only increment by 1.", 392 "UMask": "0x8", 393 "Unit": "iMC" 394 }, 395 { 396 "BriefDescription": "Throttle Cycles for Rank 0; DIMM ID", 397 "Counter": "0,1,2,3", 398 "EventCode": "0x41", 399 "EventName": "UNC_M_POWER_THROTTLE_CYCLES.RANK4", 400 "PerPkg": "1", 401 "PublicDescription": "Counts the number of cycles while the iMC is being throttled by either thermal constraints or by the PCU throttling. It is not possible to distinguish between the two. This can be filtered by rank. If multiple ranks are selected and are being throttled at the same time, the counter will only increment by 1.", 402 "UMask": "0x10", 403 "Unit": "iMC" 404 }, 405 { 406 "BriefDescription": "Throttle Cycles for Rank 0; DIMM ID", 407 "Counter": "0,1,2,3", 408 "EventCode": "0x41", 409 "EventName": "UNC_M_POWER_THROTTLE_CYCLES.RANK5", 410 "PerPkg": "1", 411 "PublicDescription": "Counts the number of cycles while the iMC is being throttled by either thermal constraints or by the PCU throttling. It is not possible to distinguish between the two. This can be filtered by rank. If multiple ranks are selected and are being throttled at the same time, the counter will only increment by 1.", 412 "UMask": "0x20", 413 "Unit": "iMC" 414 }, 415 { 416 "BriefDescription": "Throttle Cycles for Rank 0; DIMM ID", 417 "Counter": "0,1,2,3", 418 "EventCode": "0x41", 419 "EventName": "UNC_M_POWER_THROTTLE_CYCLES.RANK6", 420 "PerPkg": "1", 421 "PublicDescription": "Counts the number of cycles while the iMC is being throttled by either thermal constraints or by the PCU throttling. It is not possible to distinguish between the two. This can be filtered by rank. If multiple ranks are selected and are being throttled at the same time, the counter will only increment by 1.", 422 "UMask": "0x40", 423 "Unit": "iMC" 424 }, 425 { 426 "BriefDescription": "Throttle Cycles for Rank 0; DIMM ID", 427 "Counter": "0,1,2,3", 428 "EventCode": "0x41", 429 "EventName": "UNC_M_POWER_THROTTLE_CYCLES.RANK7", 430 "PerPkg": "1", 431 "PublicDescription": "Counts the number of cycles while the iMC is being throttled by either thermal constraints or by the PCU throttling. It is not possible to distinguish between the two. This can be filtered by rank. If multiple ranks are selected and are being throttled at the same time, the counter will only increment by 1.", 432 "UMask": "0x80", 433 "Unit": "iMC" 434 }, 435 { 436 "BriefDescription": "Read Preemption Count; Read over Read Preemption", 437 "Counter": "0,1,2,3", 438 "EventCode": "0x8", 439 "EventName": "UNC_M_PREEMPTION.RD_PREEMPT_RD", 440 "PerPkg": "1", 441 "PublicDescription": "Counts the number of times a read in the iMC preempts another read or write. Generally reads to an open page are issued ahead of requests to closed pages. This improves the page hit rate of the system. However, high priority requests can cause pages of active requests to be closed in order to get them out. This will reduce the latency of the high-priority request at the expense of lower bandwidth and increased overall average latency.; Filter for when a read preempts another read.", 442 "UMask": "0x1", 443 "Unit": "iMC" 444 }, 445 { 446 "BriefDescription": "Read Preemption Count; Read over Write Preemption", 447 "Counter": "0,1,2,3", 448 "EventCode": "0x8", 449 "EventName": "UNC_M_PREEMPTION.RD_PREEMPT_WR", 450 "PerPkg": "1", 451 "PublicDescription": "Counts the number of times a read in the iMC preempts another read or write. Generally reads to an open page are issued ahead of requests to closed pages. This improves the page hit rate of the system. However, high priority requests can cause pages of active requests to be closed in order to get them out. This will reduce the latency of the high-priority request at the expense of lower bandwidth and increased overall average latency.; Filter for when a read preempts a write.", 452 "UMask": "0x2", 453 "Unit": "iMC" 454 }, 455 { 456 "BriefDescription": "DRAM Precharge commands.; Precharge due to bypass", 457 "Counter": "0,1,2,3", 458 "EventCode": "0x2", 459 "EventName": "UNC_M_PRE_COUNT.BYP", 460 "PerPkg": "1", 461 "PublicDescription": "Counts the number of DRAM Precharge commands sent on this channel.", 462 "UMask": "0x10", 463 "Unit": "iMC" 464 }, 465 { 466 "BriefDescription": "DRAM Precharge commands.; Precharge due to timer expiration", 467 "Counter": "0,1,2,3", 468 "EventCode": "0x2", 469 "EventName": "UNC_M_PRE_COUNT.PAGE_CLOSE", 470 "PerPkg": "1", 471 "PublicDescription": "Counts the number of DRAM Precharge commands sent on this channel.; Counts the number of DRAM Precharge commands sent on this channel as a result of the page close counter expiring. This does not include implicit precharge commands sent in auto-precharge mode.", 472 "UMask": "0x2", 473 "Unit": "iMC" 474 }, 475 { 476 "BriefDescription": "DRAM Precharge commands.; Precharges due to page miss", 477 "Counter": "0,1,2,3", 478 "EventCode": "0x2", 479 "EventName": "UNC_M_PRE_COUNT.PAGE_MISS", 480 "PerPkg": "1", 481 "PublicDescription": "Counts the number of DRAM Precharge commands sent on this channel.; Counts the number of DRAM Precharge commands sent on this channel as a result of page misses. This does not include explicit precharge commands sent with CAS commands in Auto-Precharge mode. This does not include PRE commands sent as a result of the page close counter expiration.", 482 "UMask": "0x1", 483 "Unit": "iMC" 484 }, 485 { 486 "BriefDescription": "DRAM Precharge commands.; Precharge due to read", 487 "Counter": "0,1,2,3", 488 "EventCode": "0x2", 489 "EventName": "UNC_M_PRE_COUNT.RD", 490 "PerPkg": "1", 491 "PublicDescription": "Counts the number of DRAM Precharge commands sent on this channel.", 492 "UMask": "0x4", 493 "Unit": "iMC" 494 }, 495 { 496 "BriefDescription": "DRAM Precharge commands.; Precharge due to write", 497 "Counter": "0,1,2,3", 498 "EventCode": "0x2", 499 "EventName": "UNC_M_PRE_COUNT.WR", 500 "PerPkg": "1", 501 "PublicDescription": "Counts the number of DRAM Precharge commands sent on this channel.", 502 "UMask": "0x8", 503 "Unit": "iMC" 504 }, 505 { 506 "BriefDescription": "Read CAS issued with HIGH priority", 507 "Counter": "0,1,2,3", 508 "EventCode": "0xa0", 509 "EventName": "UNC_M_RD_CAS_PRIO.HIGH", 510 "PerPkg": "1", 511 "UMask": "0x4", 512 "Unit": "iMC" 513 }, 514 { 515 "BriefDescription": "Read CAS issued with LOW priority", 516 "Counter": "0,1,2,3", 517 "EventCode": "0xa0", 518 "EventName": "UNC_M_RD_CAS_PRIO.LOW", 519 "PerPkg": "1", 520 "UMask": "0x1", 521 "Unit": "iMC" 522 }, 523 { 524 "BriefDescription": "Read CAS issued with MEDIUM priority", 525 "Counter": "0,1,2,3", 526 "EventCode": "0xa0", 527 "EventName": "UNC_M_RD_CAS_PRIO.MED", 528 "PerPkg": "1", 529 "UMask": "0x2", 530 "Unit": "iMC" 531 }, 532 { 533 "BriefDescription": "Read CAS issued with PANIC NON ISOCH priority (starved)", 534 "Counter": "0,1,2,3", 535 "EventCode": "0xa0", 536 "EventName": "UNC_M_RD_CAS_PRIO.PANIC", 537 "PerPkg": "1", 538 "UMask": "0x8", 539 "Unit": "iMC" 540 }, 541 { 542 "BriefDescription": "RD_CAS Access to Rank 0; Bank 0", 543 "Counter": "0,1,2,3", 544 "EventCode": "0xb0", 545 "EventName": "UNC_M_RD_CAS_RANK0.BANK0", 546 "PerPkg": "1", 547 "UMask": "0x1", 548 "Unit": "iMC" 549 }, 550 { 551 "BriefDescription": "RD_CAS Access to Rank 0; Bank 1", 552 "Counter": "0,1,2,3", 553 "EventCode": "0xb0", 554 "EventName": "UNC_M_RD_CAS_RANK0.BANK1", 555 "PerPkg": "1", 556 "UMask": "0x2", 557 "Unit": "iMC" 558 }, 559 { 560 "BriefDescription": "RD_CAS Access to Rank 0; Bank 2", 561 "Counter": "0,1,2,3", 562 "EventCode": "0xb0", 563 "EventName": "UNC_M_RD_CAS_RANK0.BANK2", 564 "PerPkg": "1", 565 "UMask": "0x4", 566 "Unit": "iMC" 567 }, 568 { 569 "BriefDescription": "RD_CAS Access to Rank 0; Bank 3", 570 "Counter": "0,1,2,3", 571 "EventCode": "0xb0", 572 "EventName": "UNC_M_RD_CAS_RANK0.BANK3", 573 "PerPkg": "1", 574 "UMask": "0x8", 575 "Unit": "iMC" 576 }, 577 { 578 "BriefDescription": "RD_CAS Access to Rank 0; Bank 4", 579 "Counter": "0,1,2,3", 580 "EventCode": "0xb0", 581 "EventName": "UNC_M_RD_CAS_RANK0.BANK4", 582 "PerPkg": "1", 583 "UMask": "0x10", 584 "Unit": "iMC" 585 }, 586 { 587 "BriefDescription": "RD_CAS Access to Rank 0; Bank 5", 588 "Counter": "0,1,2,3", 589 "EventCode": "0xb0", 590 "EventName": "UNC_M_RD_CAS_RANK0.BANK5", 591 "PerPkg": "1", 592 "UMask": "0x20", 593 "Unit": "iMC" 594 }, 595 { 596 "BriefDescription": "RD_CAS Access to Rank 0; Bank 6", 597 "Counter": "0,1,2,3", 598 "EventCode": "0xb0", 599 "EventName": "UNC_M_RD_CAS_RANK0.BANK6", 600 "PerPkg": "1", 601 "UMask": "0x40", 602 "Unit": "iMC" 603 }, 604 { 605 "BriefDescription": "RD_CAS Access to Rank 0; Bank 7", 606 "Counter": "0,1,2,3", 607 "EventCode": "0xb0", 608 "EventName": "UNC_M_RD_CAS_RANK0.BANK7", 609 "PerPkg": "1", 610 "UMask": "0x80", 611 "Unit": "iMC" 612 }, 613 { 614 "BriefDescription": "RD_CAS Access to Rank 1; Bank 0", 615 "Counter": "0,1,2,3", 616 "EventCode": "0xB1", 617 "EventName": "UNC_M_RD_CAS_RANK1.BANK0", 618 "PerPkg": "1", 619 "UMask": "0x1", 620 "Unit": "iMC" 621 }, 622 { 623 "BriefDescription": "RD_CAS Access to Rank 1; Bank 1", 624 "Counter": "0,1,2,3", 625 "EventCode": "0xB1", 626 "EventName": "UNC_M_RD_CAS_RANK1.BANK1", 627 "PerPkg": "1", 628 "UMask": "0x2", 629 "Unit": "iMC" 630 }, 631 { 632 "BriefDescription": "RD_CAS Access to Rank 1; Bank 2", 633 "Counter": "0,1,2,3", 634 "EventCode": "0xB1", 635 "EventName": "UNC_M_RD_CAS_RANK1.BANK2", 636 "PerPkg": "1", 637 "UMask": "0x4", 638 "Unit": "iMC" 639 }, 640 { 641 "BriefDescription": "RD_CAS Access to Rank 1; Bank 3", 642 "Counter": "0,1,2,3", 643 "EventCode": "0xB1", 644 "EventName": "UNC_M_RD_CAS_RANK1.BANK3", 645 "PerPkg": "1", 646 "UMask": "0x8", 647 "Unit": "iMC" 648 }, 649 { 650 "BriefDescription": "RD_CAS Access to Rank 1; Bank 4", 651 "Counter": "0,1,2,3", 652 "EventCode": "0xB1", 653 "EventName": "UNC_M_RD_CAS_RANK1.BANK4", 654 "PerPkg": "1", 655 "UMask": "0x10", 656 "Unit": "iMC" 657 }, 658 { 659 "BriefDescription": "RD_CAS Access to Rank 1; Bank 5", 660 "Counter": "0,1,2,3", 661 "EventCode": "0xB1", 662 "EventName": "UNC_M_RD_CAS_RANK1.BANK5", 663 "PerPkg": "1", 664 "UMask": "0x20", 665 "Unit": "iMC" 666 }, 667 { 668 "BriefDescription": "RD_CAS Access to Rank 1; Bank 6", 669 "Counter": "0,1,2,3", 670 "EventCode": "0xB1", 671 "EventName": "UNC_M_RD_CAS_RANK1.BANK6", 672 "PerPkg": "1", 673 "UMask": "0x40", 674 "Unit": "iMC" 675 }, 676 { 677 "BriefDescription": "RD_CAS Access to Rank 1; Bank 7", 678 "Counter": "0,1,2,3", 679 "EventCode": "0xB1", 680 "EventName": "UNC_M_RD_CAS_RANK1.BANK7", 681 "PerPkg": "1", 682 "UMask": "0x80", 683 "Unit": "iMC" 684 }, 685 { 686 "BriefDescription": "RD_CAS Access to Rank 2; Bank 0", 687 "Counter": "0,1,2,3", 688 "EventCode": "0xB2", 689 "EventName": "UNC_M_RD_CAS_RANK2.BANK0", 690 "PerPkg": "1", 691 "UMask": "0x1", 692 "Unit": "iMC" 693 }, 694 { 695 "BriefDescription": "RD_CAS Access to Rank 2; Bank 1", 696 "Counter": "0,1,2,3", 697 "EventCode": "0xB2", 698 "EventName": "UNC_M_RD_CAS_RANK2.BANK1", 699 "PerPkg": "1", 700 "UMask": "0x2", 701 "Unit": "iMC" 702 }, 703 { 704 "BriefDescription": "RD_CAS Access to Rank 2; Bank 2", 705 "Counter": "0,1,2,3", 706 "EventCode": "0xB2", 707 "EventName": "UNC_M_RD_CAS_RANK2.BANK2", 708 "PerPkg": "1", 709 "UMask": "0x4", 710 "Unit": "iMC" 711 }, 712 { 713 "BriefDescription": "RD_CAS Access to Rank 2; Bank 3", 714 "Counter": "0,1,2,3", 715 "EventCode": "0xB2", 716 "EventName": "UNC_M_RD_CAS_RANK2.BANK3", 717 "PerPkg": "1", 718 "UMask": "0x8", 719 "Unit": "iMC" 720 }, 721 { 722 "BriefDescription": "RD_CAS Access to Rank 2; Bank 4", 723 "Counter": "0,1,2,3", 724 "EventCode": "0xB2", 725 "EventName": "UNC_M_RD_CAS_RANK2.BANK4", 726 "PerPkg": "1", 727 "UMask": "0x10", 728 "Unit": "iMC" 729 }, 730 { 731 "BriefDescription": "RD_CAS Access to Rank 2; Bank 5", 732 "Counter": "0,1,2,3", 733 "EventCode": "0xB2", 734 "EventName": "UNC_M_RD_CAS_RANK2.BANK5", 735 "PerPkg": "1", 736 "UMask": "0x20", 737 "Unit": "iMC" 738 }, 739 { 740 "BriefDescription": "RD_CAS Access to Rank 2; Bank 6", 741 "Counter": "0,1,2,3", 742 "EventCode": "0xB2", 743 "EventName": "UNC_M_RD_CAS_RANK2.BANK6", 744 "PerPkg": "1", 745 "UMask": "0x40", 746 "Unit": "iMC" 747 }, 748 { 749 "BriefDescription": "RD_CAS Access to Rank 2; Bank 7", 750 "Counter": "0,1,2,3", 751 "EventCode": "0xB2", 752 "EventName": "UNC_M_RD_CAS_RANK2.BANK7", 753 "PerPkg": "1", 754 "UMask": "0x80", 755 "Unit": "iMC" 756 }, 757 { 758 "BriefDescription": "RD_CAS Access to Rank 3; Bank 0", 759 "Counter": "0,1,2,3", 760 "EventCode": "0xB3", 761 "EventName": "UNC_M_RD_CAS_RANK3.BANK0", 762 "PerPkg": "1", 763 "UMask": "0x1", 764 "Unit": "iMC" 765 }, 766 { 767 "BriefDescription": "RD_CAS Access to Rank 3; Bank 1", 768 "Counter": "0,1,2,3", 769 "EventCode": "0xB3", 770 "EventName": "UNC_M_RD_CAS_RANK3.BANK1", 771 "PerPkg": "1", 772 "UMask": "0x2", 773 "Unit": "iMC" 774 }, 775 { 776 "BriefDescription": "RD_CAS Access to Rank 3; Bank 2", 777 "Counter": "0,1,2,3", 778 "EventCode": "0xB3", 779 "EventName": "UNC_M_RD_CAS_RANK3.BANK2", 780 "PerPkg": "1", 781 "UMask": "0x4", 782 "Unit": "iMC" 783 }, 784 { 785 "BriefDescription": "RD_CAS Access to Rank 3; Bank 3", 786 "Counter": "0,1,2,3", 787 "EventCode": "0xB3", 788 "EventName": "UNC_M_RD_CAS_RANK3.BANK3", 789 "PerPkg": "1", 790 "UMask": "0x8", 791 "Unit": "iMC" 792 }, 793 { 794 "BriefDescription": "RD_CAS Access to Rank 3; Bank 4", 795 "Counter": "0,1,2,3", 796 "EventCode": "0xB3", 797 "EventName": "UNC_M_RD_CAS_RANK3.BANK4", 798 "PerPkg": "1", 799 "UMask": "0x10", 800 "Unit": "iMC" 801 }, 802 { 803 "BriefDescription": "RD_CAS Access to Rank 3; Bank 5", 804 "Counter": "0,1,2,3", 805 "EventCode": "0xB3", 806 "EventName": "UNC_M_RD_CAS_RANK3.BANK5", 807 "PerPkg": "1", 808 "UMask": "0x20", 809 "Unit": "iMC" 810 }, 811 { 812 "BriefDescription": "RD_CAS Access to Rank 3; Bank 6", 813 "Counter": "0,1,2,3", 814 "EventCode": "0xB3", 815 "EventName": "UNC_M_RD_CAS_RANK3.BANK6", 816 "PerPkg": "1", 817 "UMask": "0x40", 818 "Unit": "iMC" 819 }, 820 { 821 "BriefDescription": "RD_CAS Access to Rank 3; Bank 7", 822 "Counter": "0,1,2,3", 823 "EventCode": "0xB3", 824 "EventName": "UNC_M_RD_CAS_RANK3.BANK7", 825 "PerPkg": "1", 826 "UMask": "0x80", 827 "Unit": "iMC" 828 }, 829 { 830 "BriefDescription": "RD_CAS Access to Rank 4; Bank 0", 831 "Counter": "0,1,2,3", 832 "EventCode": "0xB4", 833 "EventName": "UNC_M_RD_CAS_RANK4.BANK0", 834 "PerPkg": "1", 835 "UMask": "0x1", 836 "Unit": "iMC" 837 }, 838 { 839 "BriefDescription": "RD_CAS Access to Rank 4; Bank 1", 840 "Counter": "0,1,2,3", 841 "EventCode": "0xB4", 842 "EventName": "UNC_M_RD_CAS_RANK4.BANK1", 843 "PerPkg": "1", 844 "UMask": "0x2", 845 "Unit": "iMC" 846 }, 847 { 848 "BriefDescription": "RD_CAS Access to Rank 4; Bank 2", 849 "Counter": "0,1,2,3", 850 "EventCode": "0xB4", 851 "EventName": "UNC_M_RD_CAS_RANK4.BANK2", 852 "PerPkg": "1", 853 "UMask": "0x4", 854 "Unit": "iMC" 855 }, 856 { 857 "BriefDescription": "RD_CAS Access to Rank 4; Bank 3", 858 "Counter": "0,1,2,3", 859 "EventCode": "0xB4", 860 "EventName": "UNC_M_RD_CAS_RANK4.BANK3", 861 "PerPkg": "1", 862 "UMask": "0x8", 863 "Unit": "iMC" 864 }, 865 { 866 "BriefDescription": "RD_CAS Access to Rank 4; Bank 4", 867 "Counter": "0,1,2,3", 868 "EventCode": "0xB4", 869 "EventName": "UNC_M_RD_CAS_RANK4.BANK4", 870 "PerPkg": "1", 871 "UMask": "0x10", 872 "Unit": "iMC" 873 }, 874 { 875 "BriefDescription": "RD_CAS Access to Rank 4; Bank 5", 876 "Counter": "0,1,2,3", 877 "EventCode": "0xB4", 878 "EventName": "UNC_M_RD_CAS_RANK4.BANK5", 879 "PerPkg": "1", 880 "UMask": "0x20", 881 "Unit": "iMC" 882 }, 883 { 884 "BriefDescription": "RD_CAS Access to Rank 4; Bank 6", 885 "Counter": "0,1,2,3", 886 "EventCode": "0xB4", 887 "EventName": "UNC_M_RD_CAS_RANK4.BANK6", 888 "PerPkg": "1", 889 "UMask": "0x40", 890 "Unit": "iMC" 891 }, 892 { 893 "BriefDescription": "RD_CAS Access to Rank 4; Bank 7", 894 "Counter": "0,1,2,3", 895 "EventCode": "0xB4", 896 "EventName": "UNC_M_RD_CAS_RANK4.BANK7", 897 "PerPkg": "1", 898 "UMask": "0x80", 899 "Unit": "iMC" 900 }, 901 { 902 "BriefDescription": "RD_CAS Access to Rank 5; Bank 0", 903 "Counter": "0,1,2,3", 904 "EventCode": "0xB5", 905 "EventName": "UNC_M_RD_CAS_RANK5.BANK0", 906 "PerPkg": "1", 907 "UMask": "0x1", 908 "Unit": "iMC" 909 }, 910 { 911 "BriefDescription": "RD_CAS Access to Rank 5; Bank 1", 912 "Counter": "0,1,2,3", 913 "EventCode": "0xB5", 914 "EventName": "UNC_M_RD_CAS_RANK5.BANK1", 915 "PerPkg": "1", 916 "UMask": "0x2", 917 "Unit": "iMC" 918 }, 919 { 920 "BriefDescription": "RD_CAS Access to Rank 5; Bank 2", 921 "Counter": "0,1,2,3", 922 "EventCode": "0xB5", 923 "EventName": "UNC_M_RD_CAS_RANK5.BANK2", 924 "PerPkg": "1", 925 "UMask": "0x4", 926 "Unit": "iMC" 927 }, 928 { 929 "BriefDescription": "RD_CAS Access to Rank 5; Bank 3", 930 "Counter": "0,1,2,3", 931 "EventCode": "0xB5", 932 "EventName": "UNC_M_RD_CAS_RANK5.BANK3", 933 "PerPkg": "1", 934 "UMask": "0x8", 935 "Unit": "iMC" 936 }, 937 { 938 "BriefDescription": "RD_CAS Access to Rank 5; Bank 4", 939 "Counter": "0,1,2,3", 940 "EventCode": "0xB5", 941 "EventName": "UNC_M_RD_CAS_RANK5.BANK4", 942 "PerPkg": "1", 943 "UMask": "0x10", 944 "Unit": "iMC" 945 }, 946 { 947 "BriefDescription": "RD_CAS Access to Rank 5; Bank 5", 948 "Counter": "0,1,2,3", 949 "EventCode": "0xB5", 950 "EventName": "UNC_M_RD_CAS_RANK5.BANK5", 951 "PerPkg": "1", 952 "UMask": "0x20", 953 "Unit": "iMC" 954 }, 955 { 956 "BriefDescription": "RD_CAS Access to Rank 5; Bank 6", 957 "Counter": "0,1,2,3", 958 "EventCode": "0xB5", 959 "EventName": "UNC_M_RD_CAS_RANK5.BANK6", 960 "PerPkg": "1", 961 "UMask": "0x40", 962 "Unit": "iMC" 963 }, 964 { 965 "BriefDescription": "RD_CAS Access to Rank 5; Bank 7", 966 "Counter": "0,1,2,3", 967 "EventCode": "0xB5", 968 "EventName": "UNC_M_RD_CAS_RANK5.BANK7", 969 "PerPkg": "1", 970 "UMask": "0x80", 971 "Unit": "iMC" 972 }, 973 { 974 "BriefDescription": "RD_CAS Access to Rank 6; Bank 0", 975 "Counter": "0,1,2,3", 976 "EventCode": "0xB6", 977 "EventName": "UNC_M_RD_CAS_RANK6.BANK0", 978 "PerPkg": "1", 979 "UMask": "0x1", 980 "Unit": "iMC" 981 }, 982 { 983 "BriefDescription": "RD_CAS Access to Rank 6; Bank 1", 984 "Counter": "0,1,2,3", 985 "EventCode": "0xB6", 986 "EventName": "UNC_M_RD_CAS_RANK6.BANK1", 987 "PerPkg": "1", 988 "UMask": "0x2", 989 "Unit": "iMC" 990 }, 991 { 992 "BriefDescription": "RD_CAS Access to Rank 6; Bank 2", 993 "Counter": "0,1,2,3", 994 "EventCode": "0xB6", 995 "EventName": "UNC_M_RD_CAS_RANK6.BANK2", 996 "PerPkg": "1", 997 "UMask": "0x4", 998 "Unit": "iMC" 999 }, 1000 { 1001 "BriefDescription": "RD_CAS Access to Rank 6; Bank 3", 1002 "Counter": "0,1,2,3", 1003 "EventCode": "0xB6", 1004 "EventName": "UNC_M_RD_CAS_RANK6.BANK3", 1005 "PerPkg": "1", 1006 "UMask": "0x8", 1007 "Unit": "iMC" 1008 }, 1009 { 1010 "BriefDescription": "RD_CAS Access to Rank 6; Bank 4", 1011 "Counter": "0,1,2,3", 1012 "EventCode": "0xB6", 1013 "EventName": "UNC_M_RD_CAS_RANK6.BANK4", 1014 "PerPkg": "1", 1015 "UMask": "0x10", 1016 "Unit": "iMC" 1017 }, 1018 { 1019 "BriefDescription": "RD_CAS Access to Rank 6; Bank 5", 1020 "Counter": "0,1,2,3", 1021 "EventCode": "0xB6", 1022 "EventName": "UNC_M_RD_CAS_RANK6.BANK5", 1023 "PerPkg": "1", 1024 "UMask": "0x20", 1025 "Unit": "iMC" 1026 }, 1027 { 1028 "BriefDescription": "RD_CAS Access to Rank 6; Bank 6", 1029 "Counter": "0,1,2,3", 1030 "EventCode": "0xB6", 1031 "EventName": "UNC_M_RD_CAS_RANK6.BANK6", 1032 "PerPkg": "1", 1033 "UMask": "0x40", 1034 "Unit": "iMC" 1035 }, 1036 { 1037 "BriefDescription": "RD_CAS Access to Rank 6; Bank 7", 1038 "Counter": "0,1,2,3", 1039 "EventCode": "0xB6", 1040 "EventName": "UNC_M_RD_CAS_RANK6.BANK7", 1041 "PerPkg": "1", 1042 "UMask": "0x80", 1043 "Unit": "iMC" 1044 }, 1045 { 1046 "BriefDescription": "RD_CAS Access to Rank 7; Bank 0", 1047 "Counter": "0,1,2,3", 1048 "EventCode": "0xB7", 1049 "EventName": "UNC_M_RD_CAS_RANK7.BANK0", 1050 "PerPkg": "1", 1051 "UMask": "0x1", 1052 "Unit": "iMC" 1053 }, 1054 { 1055 "BriefDescription": "RD_CAS Access to Rank 7; Bank 1", 1056 "Counter": "0,1,2,3", 1057 "EventCode": "0xB7", 1058 "EventName": "UNC_M_RD_CAS_RANK7.BANK1", 1059 "PerPkg": "1", 1060 "UMask": "0x2", 1061 "Unit": "iMC" 1062 }, 1063 { 1064 "BriefDescription": "RD_CAS Access to Rank 7; Bank 2", 1065 "Counter": "0,1,2,3", 1066 "EventCode": "0xB7", 1067 "EventName": "UNC_M_RD_CAS_RANK7.BANK2", 1068 "PerPkg": "1", 1069 "UMask": "0x4", 1070 "Unit": "iMC" 1071 }, 1072 { 1073 "BriefDescription": "RD_CAS Access to Rank 7; Bank 3", 1074 "Counter": "0,1,2,3", 1075 "EventCode": "0xB7", 1076 "EventName": "UNC_M_RD_CAS_RANK7.BANK3", 1077 "PerPkg": "1", 1078 "UMask": "0x8", 1079 "Unit": "iMC" 1080 }, 1081 { 1082 "BriefDescription": "RD_CAS Access to Rank 7; Bank 4", 1083 "Counter": "0,1,2,3", 1084 "EventCode": "0xB7", 1085 "EventName": "UNC_M_RD_CAS_RANK7.BANK4", 1086 "PerPkg": "1", 1087 "UMask": "0x10", 1088 "Unit": "iMC" 1089 }, 1090 { 1091 "BriefDescription": "RD_CAS Access to Rank 7; Bank 5", 1092 "Counter": "0,1,2,3", 1093 "EventCode": "0xB7", 1094 "EventName": "UNC_M_RD_CAS_RANK7.BANK5", 1095 "PerPkg": "1", 1096 "UMask": "0x20", 1097 "Unit": "iMC" 1098 }, 1099 { 1100 "BriefDescription": "RD_CAS Access to Rank 7; Bank 6", 1101 "Counter": "0,1,2,3", 1102 "EventCode": "0xB7", 1103 "EventName": "UNC_M_RD_CAS_RANK7.BANK6", 1104 "PerPkg": "1", 1105 "UMask": "0x40", 1106 "Unit": "iMC" 1107 }, 1108 { 1109 "BriefDescription": "RD_CAS Access to Rank 7; Bank 7", 1110 "Counter": "0,1,2,3", 1111 "EventCode": "0xB7", 1112 "EventName": "UNC_M_RD_CAS_RANK7.BANK7", 1113 "PerPkg": "1", 1114 "UMask": "0x80", 1115 "Unit": "iMC" 1116 }, 1117 { 1118 "BriefDescription": "Read Pending Queue Not Empty", 1119 "Counter": "0,1,2,3", 1120 "EventCode": "0x11", 1121 "EventName": "UNC_M_RPQ_CYCLES_NE", 1122 "PerPkg": "1", 1123 "PublicDescription": "Counts the number of cycles that the Read Pending Queue is not empty. This can then be used to calculate the average occupancy (in conjunction with the Read Pending Queue Occupancy count). The RPQ is used to schedule reads out to the memory controller and to track the requests. Requests allocate into the RPQ soon after they enter the memory controller, and need credits for an entry in this buffer before being sent from the HA to the iMC. They deallocate after the CAS command has been issued to memory. This filter is to be used in conjunction with the occupancy filter so that one can correctly track the average occupancies for schedulable entries and scheduled requests.", 1124 "Unit": "iMC" 1125 }, 1126 { 1127 "BriefDescription": "Read Pending Queue Allocations", 1128 "Counter": "0,1,2,3", 1129 "EventCode": "0x10", 1130 "EventName": "UNC_M_RPQ_INSERTS", 1131 "PerPkg": "1", 1132 "PublicDescription": "Counts the number of allocations into the Read Pending Queue. This queue is used to schedule reads out to the memory controller and to track the requests. Requests allocate into the RPQ soon after they enter the memory controller, and need credits for an entry in this buffer before being sent from the HA to the iMC. They deallocate after the CAS command has been issued to memory. This includes both ISOCH and non-ISOCH requests.", 1133 "Unit": "iMC" 1134 }, 1135 { 1136 "BriefDescription": "VMSE MXB write buffer occupancy", 1137 "Counter": "0,1,2,3", 1138 "EventCode": "0x91", 1139 "EventName": "UNC_M_VMSE_MXB_WR_OCCUPANCY", 1140 "PerPkg": "1", 1141 "Unit": "iMC" 1142 }, 1143 { 1144 "BriefDescription": "VMSE WR PUSH issued; VMSE write PUSH issued in RMM", 1145 "Counter": "0,1,2,3", 1146 "EventCode": "0x90", 1147 "EventName": "UNC_M_VMSE_WR_PUSH.RMM", 1148 "PerPkg": "1", 1149 "UMask": "0x2", 1150 "Unit": "iMC" 1151 }, 1152 { 1153 "BriefDescription": "VMSE WR PUSH issued; VMSE write PUSH issued in WMM", 1154 "Counter": "0,1,2,3", 1155 "EventCode": "0x90", 1156 "EventName": "UNC_M_VMSE_WR_PUSH.WMM", 1157 "PerPkg": "1", 1158 "UMask": "0x1", 1159 "Unit": "iMC" 1160 }, 1161 { 1162 "BriefDescription": "Transition from WMM to RMM because of low threshold; Transition from WMM to RMM because of starve counter", 1163 "Counter": "0,1,2,3", 1164 "EventCode": "0xc0", 1165 "EventName": "UNC_M_WMM_TO_RMM.LOW_THRESH", 1166 "PerPkg": "1", 1167 "UMask": "0x1", 1168 "Unit": "iMC" 1169 }, 1170 { 1171 "BriefDescription": "Transition from WMM to RMM because of low threshold", 1172 "Counter": "0,1,2,3", 1173 "EventCode": "0xc0", 1174 "EventName": "UNC_M_WMM_TO_RMM.STARVE", 1175 "PerPkg": "1", 1176 "UMask": "0x2", 1177 "Unit": "iMC" 1178 }, 1179 { 1180 "BriefDescription": "Transition from WMM to RMM because of low threshold", 1181 "Counter": "0,1,2,3", 1182 "EventCode": "0xc0", 1183 "EventName": "UNC_M_WMM_TO_RMM.VMSE_RETRY", 1184 "PerPkg": "1", 1185 "UMask": "0x4", 1186 "Unit": "iMC" 1187 }, 1188 { 1189 "BriefDescription": "Write Pending Queue Full Cycles", 1190 "Counter": "0,1,2,3", 1191 "EventCode": "0x22", 1192 "EventName": "UNC_M_WPQ_CYCLES_FULL", 1193 "PerPkg": "1", 1194 "PublicDescription": "Counts the number of cycles when the Write Pending Queue is full. When the WPQ is full, the HA will not be able to issue any additional read requests into the iMC. This count should be similar count in the HA which tracks the number of cycles that the HA has no WPQ credits, just somewhat smaller to account for the credit return overhead.", 1195 "Unit": "iMC" 1196 }, 1197 { 1198 "BriefDescription": "Write Pending Queue Not Empty", 1199 "Counter": "0,1,2,3", 1200 "EventCode": "0x21", 1201 "EventName": "UNC_M_WPQ_CYCLES_NE", 1202 "PerPkg": "1", 1203 "PublicDescription": "Counts the number of cycles that the Write Pending Queue is not empty. This can then be used to calculate the average queue occupancy (in conjunction with the WPQ Occupancy Accumulation count). The WPQ is used to schedule write out to the memory controller and to track the writes. Requests allocate into the WPQ soon after they enter the memory controller, and need credits for an entry in this buffer before being sent from the HA to the iMC. They deallocate after being issued to DRAM. Write requests themselves are able to complete (from the perspective of the rest of the system) as soon they have posted to the iMC. This is not to be confused with actually performing the write to DRAM. Therefore, the average latency for this queue is actually not useful for deconstruction intermediate write latencies.", 1204 "Unit": "iMC" 1205 }, 1206 { 1207 "BriefDescription": "Write Pending Queue Allocations", 1208 "Counter": "0,1,2,3", 1209 "EventCode": "0x20", 1210 "EventName": "UNC_M_WPQ_INSERTS", 1211 "PerPkg": "1", 1212 "PublicDescription": "Counts the number of allocations into the Write Pending Queue. This can then be used to calculate the average queuing latency (in conjunction with the WPQ occupancy count). The WPQ is used to schedule write out to the memory controller and to track the writes. Requests allocate into the WPQ soon after they enter the memory controller, and need credits for an entry in this buffer before being sent from the HA to the iMC. They deallocate after being issued to DRAM. Write requests themselves are able to complete (from the perspective of the rest of the system) as soon they have posted to the iMC.", 1213 "Unit": "iMC" 1214 }, 1215 { 1216 "BriefDescription": "Write Pending Queue CAM Match", 1217 "Counter": "0,1,2,3", 1218 "EventCode": "0x23", 1219 "EventName": "UNC_M_WPQ_READ_HIT", 1220 "PerPkg": "1", 1221 "PublicDescription": "Counts the number of times a request hits in the WPQ (write-pending queue). The iMC allows writes and reads to pass up other writes to different addresses. Before a read or a write is issued, it will first CAM the WPQ to see if there is a write pending to that address. When reads hit, they are able to directly pull their data from the WPQ instead of going to memory. Writes that hit will overwrite the existing data. Partial writes that hit will not need to do underfill reads and will simply update their relevant sections.", 1222 "Unit": "iMC" 1223 }, 1224 { 1225 "BriefDescription": "Write Pending Queue CAM Match", 1226 "Counter": "0,1,2,3", 1227 "EventCode": "0x24", 1228 "EventName": "UNC_M_WPQ_WRITE_HIT", 1229 "PerPkg": "1", 1230 "PublicDescription": "Counts the number of times a request hits in the WPQ (write-pending queue). The iMC allows writes and reads to pass up other writes to different addresses. Before a read or a write is issued, it will first CAM the WPQ to see if there is a write pending to that address. When reads hit, they are able to directly pull their data from the WPQ instead of going to memory. Writes that hit will overwrite the existing data. Partial writes that hit will not need to do underfill reads and will simply update their relevant sections.", 1231 "Unit": "iMC" 1232 }, 1233 { 1234 "BriefDescription": "Not getting the requested Major Mode", 1235 "Counter": "0,1,2,3", 1236 "EventCode": "0xc1", 1237 "EventName": "UNC_M_WRONG_MM", 1238 "PerPkg": "1", 1239 "Unit": "iMC" 1240 }, 1241 { 1242 "BriefDescription": "WR_CAS Access to Rank 0; Bank 0", 1243 "Counter": "0,1,2,3", 1244 "EventCode": "0xb8", 1245 "EventName": "UNC_M_WR_CAS_RANK0.BANK0", 1246 "PerPkg": "1", 1247 "UMask": "0x1", 1248 "Unit": "iMC" 1249 }, 1250 { 1251 "BriefDescription": "WR_CAS Access to Rank 0; Bank 1", 1252 "Counter": "0,1,2,3", 1253 "EventCode": "0xb8", 1254 "EventName": "UNC_M_WR_CAS_RANK0.BANK1", 1255 "PerPkg": "1", 1256 "UMask": "0x2", 1257 "Unit": "iMC" 1258 }, 1259 { 1260 "BriefDescription": "WR_CAS Access to Rank 0; Bank 2", 1261 "Counter": "0,1,2,3", 1262 "EventCode": "0xb8", 1263 "EventName": "UNC_M_WR_CAS_RANK0.BANK2", 1264 "PerPkg": "1", 1265 "UMask": "0x4", 1266 "Unit": "iMC" 1267 }, 1268 { 1269 "BriefDescription": "WR_CAS Access to Rank 0; Bank 3", 1270 "Counter": "0,1,2,3", 1271 "EventCode": "0xb8", 1272 "EventName": "UNC_M_WR_CAS_RANK0.BANK3", 1273 "PerPkg": "1", 1274 "UMask": "0x8", 1275 "Unit": "iMC" 1276 }, 1277 { 1278 "BriefDescription": "WR_CAS Access to Rank 0; Bank 4", 1279 "Counter": "0,1,2,3", 1280 "EventCode": "0xb8", 1281 "EventName": "UNC_M_WR_CAS_RANK0.BANK4", 1282 "PerPkg": "1", 1283 "UMask": "0x10", 1284 "Unit": "iMC" 1285 }, 1286 { 1287 "BriefDescription": "WR_CAS Access to Rank 0; Bank 5", 1288 "Counter": "0,1,2,3", 1289 "EventCode": "0xb8", 1290 "EventName": "UNC_M_WR_CAS_RANK0.BANK5", 1291 "PerPkg": "1", 1292 "UMask": "0x20", 1293 "Unit": "iMC" 1294 }, 1295 { 1296 "BriefDescription": "WR_CAS Access to Rank 0; Bank 6", 1297 "Counter": "0,1,2,3", 1298 "EventCode": "0xb8", 1299 "EventName": "UNC_M_WR_CAS_RANK0.BANK6", 1300 "PerPkg": "1", 1301 "UMask": "0x40", 1302 "Unit": "iMC" 1303 }, 1304 { 1305 "BriefDescription": "WR_CAS Access to Rank 0; Bank 7", 1306 "Counter": "0,1,2,3", 1307 "EventCode": "0xb8", 1308 "EventName": "UNC_M_WR_CAS_RANK0.BANK7", 1309 "PerPkg": "1", 1310 "UMask": "0x80", 1311 "Unit": "iMC" 1312 }, 1313 { 1314 "BriefDescription": "WR_CAS Access to Rank 1; Bank 0", 1315 "Counter": "0,1,2,3", 1316 "EventCode": "0xB9", 1317 "EventName": "UNC_M_WR_CAS_RANK1.BANK0", 1318 "PerPkg": "1", 1319 "UMask": "0x1", 1320 "Unit": "iMC" 1321 }, 1322 { 1323 "BriefDescription": "WR_CAS Access to Rank 1; Bank 1", 1324 "Counter": "0,1,2,3", 1325 "EventCode": "0xB9", 1326 "EventName": "UNC_M_WR_CAS_RANK1.BANK1", 1327 "PerPkg": "1", 1328 "UMask": "0x2", 1329 "Unit": "iMC" 1330 }, 1331 { 1332 "BriefDescription": "WR_CAS Access to Rank 1; Bank 2", 1333 "Counter": "0,1,2,3", 1334 "EventCode": "0xB9", 1335 "EventName": "UNC_M_WR_CAS_RANK1.BANK2", 1336 "PerPkg": "1", 1337 "UMask": "0x4", 1338 "Unit": "iMC" 1339 }, 1340 { 1341 "BriefDescription": "WR_CAS Access to Rank 1; Bank 3", 1342 "Counter": "0,1,2,3", 1343 "EventCode": "0xB9", 1344 "EventName": "UNC_M_WR_CAS_RANK1.BANK3", 1345 "PerPkg": "1", 1346 "UMask": "0x8", 1347 "Unit": "iMC" 1348 }, 1349 { 1350 "BriefDescription": "WR_CAS Access to Rank 1; Bank 4", 1351 "Counter": "0,1,2,3", 1352 "EventCode": "0xB9", 1353 "EventName": "UNC_M_WR_CAS_RANK1.BANK4", 1354 "PerPkg": "1", 1355 "UMask": "0x10", 1356 "Unit": "iMC" 1357 }, 1358 { 1359 "BriefDescription": "WR_CAS Access to Rank 1; Bank 5", 1360 "Counter": "0,1,2,3", 1361 "EventCode": "0xB9", 1362 "EventName": "UNC_M_WR_CAS_RANK1.BANK5", 1363 "PerPkg": "1", 1364 "UMask": "0x20", 1365 "Unit": "iMC" 1366 }, 1367 { 1368 "BriefDescription": "WR_CAS Access to Rank 1; Bank 6", 1369 "Counter": "0,1,2,3", 1370 "EventCode": "0xB9", 1371 "EventName": "UNC_M_WR_CAS_RANK1.BANK6", 1372 "PerPkg": "1", 1373 "UMask": "0x40", 1374 "Unit": "iMC" 1375 }, 1376 { 1377 "BriefDescription": "WR_CAS Access to Rank 1; Bank 7", 1378 "Counter": "0,1,2,3", 1379 "EventCode": "0xB9", 1380 "EventName": "UNC_M_WR_CAS_RANK1.BANK7", 1381 "PerPkg": "1", 1382 "UMask": "0x80", 1383 "Unit": "iMC" 1384 }, 1385 { 1386 "BriefDescription": "WR_CAS Access to Rank 2; Bank 0", 1387 "Counter": "0,1,2,3", 1388 "EventCode": "0xBA", 1389 "EventName": "UNC_M_WR_CAS_RANK2.BANK0", 1390 "PerPkg": "1", 1391 "UMask": "0x1", 1392 "Unit": "iMC" 1393 }, 1394 { 1395 "BriefDescription": "WR_CAS Access to Rank 2; Bank 1", 1396 "Counter": "0,1,2,3", 1397 "EventCode": "0xBA", 1398 "EventName": "UNC_M_WR_CAS_RANK2.BANK1", 1399 "PerPkg": "1", 1400 "UMask": "0x2", 1401 "Unit": "iMC" 1402 }, 1403 { 1404 "BriefDescription": "WR_CAS Access to Rank 2; Bank 2", 1405 "Counter": "0,1,2,3", 1406 "EventCode": "0xBA", 1407 "EventName": "UNC_M_WR_CAS_RANK2.BANK2", 1408 "PerPkg": "1", 1409 "UMask": "0x4", 1410 "Unit": "iMC" 1411 }, 1412 { 1413 "BriefDescription": "WR_CAS Access to Rank 2; Bank 3", 1414 "Counter": "0,1,2,3", 1415 "EventCode": "0xBA", 1416 "EventName": "UNC_M_WR_CAS_RANK2.BANK3", 1417 "PerPkg": "1", 1418 "UMask": "0x8", 1419 "Unit": "iMC" 1420 }, 1421 { 1422 "BriefDescription": "WR_CAS Access to Rank 2; Bank 4", 1423 "Counter": "0,1,2,3", 1424 "EventCode": "0xBA", 1425 "EventName": "UNC_M_WR_CAS_RANK2.BANK4", 1426 "PerPkg": "1", 1427 "UMask": "0x10", 1428 "Unit": "iMC" 1429 }, 1430 { 1431 "BriefDescription": "WR_CAS Access to Rank 2; Bank 5", 1432 "Counter": "0,1,2,3", 1433 "EventCode": "0xBA", 1434 "EventName": "UNC_M_WR_CAS_RANK2.BANK5", 1435 "PerPkg": "1", 1436 "UMask": "0x20", 1437 "Unit": "iMC" 1438 }, 1439 { 1440 "BriefDescription": "WR_CAS Access to Rank 2; Bank 6", 1441 "Counter": "0,1,2,3", 1442 "EventCode": "0xBA", 1443 "EventName": "UNC_M_WR_CAS_RANK2.BANK6", 1444 "PerPkg": "1", 1445 "UMask": "0x40", 1446 "Unit": "iMC" 1447 }, 1448 { 1449 "BriefDescription": "WR_CAS Access to Rank 2; Bank 7", 1450 "Counter": "0,1,2,3", 1451 "EventCode": "0xBA", 1452 "EventName": "UNC_M_WR_CAS_RANK2.BANK7", 1453 "PerPkg": "1", 1454 "UMask": "0x80", 1455 "Unit": "iMC" 1456 }, 1457 { 1458 "BriefDescription": "WR_CAS Access to Rank 3; Bank 0", 1459 "Counter": "0,1,2,3", 1460 "EventCode": "0xBB", 1461 "EventName": "UNC_M_WR_CAS_RANK3.BANK0", 1462 "PerPkg": "1", 1463 "UMask": "0x1", 1464 "Unit": "iMC" 1465 }, 1466 { 1467 "BriefDescription": "WR_CAS Access to Rank 3; Bank 1", 1468 "Counter": "0,1,2,3", 1469 "EventCode": "0xBB", 1470 "EventName": "UNC_M_WR_CAS_RANK3.BANK1", 1471 "PerPkg": "1", 1472 "UMask": "0x2", 1473 "Unit": "iMC" 1474 }, 1475 { 1476 "BriefDescription": "WR_CAS Access to Rank 3; Bank 2", 1477 "Counter": "0,1,2,3", 1478 "EventCode": "0xBB", 1479 "EventName": "UNC_M_WR_CAS_RANK3.BANK2", 1480 "PerPkg": "1", 1481 "UMask": "0x4", 1482 "Unit": "iMC" 1483 }, 1484 { 1485 "BriefDescription": "WR_CAS Access to Rank 3; Bank 3", 1486 "Counter": "0,1,2,3", 1487 "EventCode": "0xBB", 1488 "EventName": "UNC_M_WR_CAS_RANK3.BANK3", 1489 "PerPkg": "1", 1490 "UMask": "0x8", 1491 "Unit": "iMC" 1492 }, 1493 { 1494 "BriefDescription": "WR_CAS Access to Rank 3; Bank 4", 1495 "Counter": "0,1,2,3", 1496 "EventCode": "0xBB", 1497 "EventName": "UNC_M_WR_CAS_RANK3.BANK4", 1498 "PerPkg": "1", 1499 "UMask": "0x10", 1500 "Unit": "iMC" 1501 }, 1502 { 1503 "BriefDescription": "WR_CAS Access to Rank 3; Bank 5", 1504 "Counter": "0,1,2,3", 1505 "EventCode": "0xBB", 1506 "EventName": "UNC_M_WR_CAS_RANK3.BANK5", 1507 "PerPkg": "1", 1508 "UMask": "0x20", 1509 "Unit": "iMC" 1510 }, 1511 { 1512 "BriefDescription": "WR_CAS Access to Rank 3; Bank 6", 1513 "Counter": "0,1,2,3", 1514 "EventCode": "0xBB", 1515 "EventName": "UNC_M_WR_CAS_RANK3.BANK6", 1516 "PerPkg": "1", 1517 "UMask": "0x40", 1518 "Unit": "iMC" 1519 }, 1520 { 1521 "BriefDescription": "WR_CAS Access to Rank 3; Bank 7", 1522 "Counter": "0,1,2,3", 1523 "EventCode": "0xBB", 1524 "EventName": "UNC_M_WR_CAS_RANK3.BANK7", 1525 "PerPkg": "1", 1526 "UMask": "0x80", 1527 "Unit": "iMC" 1528 }, 1529 { 1530 "BriefDescription": "WR_CAS Access to Rank 4; Bank 0", 1531 "Counter": "0,1,2,3", 1532 "EventCode": "0xBC", 1533 "EventName": "UNC_M_WR_CAS_RANK4.BANK0", 1534 "PerPkg": "1", 1535 "UMask": "0x1", 1536 "Unit": "iMC" 1537 }, 1538 { 1539 "BriefDescription": "WR_CAS Access to Rank 4; Bank 1", 1540 "Counter": "0,1,2,3", 1541 "EventCode": "0xBC", 1542 "EventName": "UNC_M_WR_CAS_RANK4.BANK1", 1543 "PerPkg": "1", 1544 "UMask": "0x2", 1545 "Unit": "iMC" 1546 }, 1547 { 1548 "BriefDescription": "WR_CAS Access to Rank 4; Bank 2", 1549 "Counter": "0,1,2,3", 1550 "EventCode": "0xBC", 1551 "EventName": "UNC_M_WR_CAS_RANK4.BANK2", 1552 "PerPkg": "1", 1553 "UMask": "0x4", 1554 "Unit": "iMC" 1555 }, 1556 { 1557 "BriefDescription": "WR_CAS Access to Rank 4; Bank 3", 1558 "Counter": "0,1,2,3", 1559 "EventCode": "0xBC", 1560 "EventName": "UNC_M_WR_CAS_RANK4.BANK3", 1561 "PerPkg": "1", 1562 "UMask": "0x8", 1563 "Unit": "iMC" 1564 }, 1565 { 1566 "BriefDescription": "WR_CAS Access to Rank 4; Bank 4", 1567 "Counter": "0,1,2,3", 1568 "EventCode": "0xBC", 1569 "EventName": "UNC_M_WR_CAS_RANK4.BANK4", 1570 "PerPkg": "1", 1571 "UMask": "0x10", 1572 "Unit": "iMC" 1573 }, 1574 { 1575 "BriefDescription": "WR_CAS Access to Rank 4; Bank 5", 1576 "Counter": "0,1,2,3", 1577 "EventCode": "0xBC", 1578 "EventName": "UNC_M_WR_CAS_RANK4.BANK5", 1579 "PerPkg": "1", 1580 "UMask": "0x20", 1581 "Unit": "iMC" 1582 }, 1583 { 1584 "BriefDescription": "WR_CAS Access to Rank 4; Bank 6", 1585 "Counter": "0,1,2,3", 1586 "EventCode": "0xBC", 1587 "EventName": "UNC_M_WR_CAS_RANK4.BANK6", 1588 "PerPkg": "1", 1589 "UMask": "0x40", 1590 "Unit": "iMC" 1591 }, 1592 { 1593 "BriefDescription": "WR_CAS Access to Rank 4; Bank 7", 1594 "Counter": "0,1,2,3", 1595 "EventCode": "0xBC", 1596 "EventName": "UNC_M_WR_CAS_RANK4.BANK7", 1597 "PerPkg": "1", 1598 "UMask": "0x80", 1599 "Unit": "iMC" 1600 }, 1601 { 1602 "BriefDescription": "WR_CAS Access to Rank 5; Bank 0", 1603 "Counter": "0,1,2,3", 1604 "EventCode": "0xBD", 1605 "EventName": "UNC_M_WR_CAS_RANK5.BANK0", 1606 "PerPkg": "1", 1607 "UMask": "0x1", 1608 "Unit": "iMC" 1609 }, 1610 { 1611 "BriefDescription": "WR_CAS Access to Rank 5; Bank 1", 1612 "Counter": "0,1,2,3", 1613 "EventCode": "0xBD", 1614 "EventName": "UNC_M_WR_CAS_RANK5.BANK1", 1615 "PerPkg": "1", 1616 "UMask": "0x2", 1617 "Unit": "iMC" 1618 }, 1619 { 1620 "BriefDescription": "WR_CAS Access to Rank 5; Bank 2", 1621 "Counter": "0,1,2,3", 1622 "EventCode": "0xBD", 1623 "EventName": "UNC_M_WR_CAS_RANK5.BANK2", 1624 "PerPkg": "1", 1625 "UMask": "0x4", 1626 "Unit": "iMC" 1627 }, 1628 { 1629 "BriefDescription": "WR_CAS Access to Rank 5; Bank 3", 1630 "Counter": "0,1,2,3", 1631 "EventCode": "0xBD", 1632 "EventName": "UNC_M_WR_CAS_RANK5.BANK3", 1633 "PerPkg": "1", 1634 "UMask": "0x8", 1635 "Unit": "iMC" 1636 }, 1637 { 1638 "BriefDescription": "WR_CAS Access to Rank 5; Bank 4", 1639 "Counter": "0,1,2,3", 1640 "EventCode": "0xBD", 1641 "EventName": "UNC_M_WR_CAS_RANK5.BANK4", 1642 "PerPkg": "1", 1643 "UMask": "0x10", 1644 "Unit": "iMC" 1645 }, 1646 { 1647 "BriefDescription": "WR_CAS Access to Rank 5; Bank 5", 1648 "Counter": "0,1,2,3", 1649 "EventCode": "0xBD", 1650 "EventName": "UNC_M_WR_CAS_RANK5.BANK5", 1651 "PerPkg": "1", 1652 "UMask": "0x20", 1653 "Unit": "iMC" 1654 }, 1655 { 1656 "BriefDescription": "WR_CAS Access to Rank 5; Bank 6", 1657 "Counter": "0,1,2,3", 1658 "EventCode": "0xBD", 1659 "EventName": "UNC_M_WR_CAS_RANK5.BANK6", 1660 "PerPkg": "1", 1661 "UMask": "0x40", 1662 "Unit": "iMC" 1663 }, 1664 { 1665 "BriefDescription": "WR_CAS Access to Rank 5; Bank 7", 1666 "Counter": "0,1,2,3", 1667 "EventCode": "0xBD", 1668 "EventName": "UNC_M_WR_CAS_RANK5.BANK7", 1669 "PerPkg": "1", 1670 "UMask": "0x80", 1671 "Unit": "iMC" 1672 }, 1673 { 1674 "BriefDescription": "WR_CAS Access to Rank 6; Bank 0", 1675 "Counter": "0,1,2,3", 1676 "EventCode": "0xBE", 1677 "EventName": "UNC_M_WR_CAS_RANK6.BANK0", 1678 "PerPkg": "1", 1679 "UMask": "0x1", 1680 "Unit": "iMC" 1681 }, 1682 { 1683 "BriefDescription": "WR_CAS Access to Rank 6; Bank 1", 1684 "Counter": "0,1,2,3", 1685 "EventCode": "0xBE", 1686 "EventName": "UNC_M_WR_CAS_RANK6.BANK1", 1687 "PerPkg": "1", 1688 "UMask": "0x2", 1689 "Unit": "iMC" 1690 }, 1691 { 1692 "BriefDescription": "WR_CAS Access to Rank 6; Bank 2", 1693 "Counter": "0,1,2,3", 1694 "EventCode": "0xBE", 1695 "EventName": "UNC_M_WR_CAS_RANK6.BANK2", 1696 "PerPkg": "1", 1697 "UMask": "0x4", 1698 "Unit": "iMC" 1699 }, 1700 { 1701 "BriefDescription": "WR_CAS Access to Rank 6; Bank 3", 1702 "Counter": "0,1,2,3", 1703 "EventCode": "0xBE", 1704 "EventName": "UNC_M_WR_CAS_RANK6.BANK3", 1705 "PerPkg": "1", 1706 "UMask": "0x8", 1707 "Unit": "iMC" 1708 }, 1709 { 1710 "BriefDescription": "WR_CAS Access to Rank 6; Bank 4", 1711 "Counter": "0,1,2,3", 1712 "EventCode": "0xBE", 1713 "EventName": "UNC_M_WR_CAS_RANK6.BANK4", 1714 "PerPkg": "1", 1715 "UMask": "0x10", 1716 "Unit": "iMC" 1717 }, 1718 { 1719 "BriefDescription": "WR_CAS Access to Rank 6; Bank 5", 1720 "Counter": "0,1,2,3", 1721 "EventCode": "0xBE", 1722 "EventName": "UNC_M_WR_CAS_RANK6.BANK5", 1723 "PerPkg": "1", 1724 "UMask": "0x20", 1725 "Unit": "iMC" 1726 }, 1727 { 1728 "BriefDescription": "WR_CAS Access to Rank 6; Bank 6", 1729 "Counter": "0,1,2,3", 1730 "EventCode": "0xBE", 1731 "EventName": "UNC_M_WR_CAS_RANK6.BANK6", 1732 "PerPkg": "1", 1733 "UMask": "0x40", 1734 "Unit": "iMC" 1735 }, 1736 { 1737 "BriefDescription": "WR_CAS Access to Rank 6; Bank 7", 1738 "Counter": "0,1,2,3", 1739 "EventCode": "0xBE", 1740 "EventName": "UNC_M_WR_CAS_RANK6.BANK7", 1741 "PerPkg": "1", 1742 "UMask": "0x80", 1743 "Unit": "iMC" 1744 }, 1745 { 1746 "BriefDescription": "WR_CAS Access to Rank 7; Bank 0", 1747 "Counter": "0,1,2,3", 1748 "EventCode": "0xBF", 1749 "EventName": "UNC_M_WR_CAS_RANK7.BANK0", 1750 "PerPkg": "1", 1751 "UMask": "0x1", 1752 "Unit": "iMC" 1753 }, 1754 { 1755 "BriefDescription": "WR_CAS Access to Rank 7; Bank 1", 1756 "Counter": "0,1,2,3", 1757 "EventCode": "0xBF", 1758 "EventName": "UNC_M_WR_CAS_RANK7.BANK1", 1759 "PerPkg": "1", 1760 "UMask": "0x2", 1761 "Unit": "iMC" 1762 }, 1763 { 1764 "BriefDescription": "WR_CAS Access to Rank 7; Bank 2", 1765 "Counter": "0,1,2,3", 1766 "EventCode": "0xBF", 1767 "EventName": "UNC_M_WR_CAS_RANK7.BANK2", 1768 "PerPkg": "1", 1769 "UMask": "0x4", 1770 "Unit": "iMC" 1771 }, 1772 { 1773 "BriefDescription": "WR_CAS Access to Rank 7; Bank 3", 1774 "Counter": "0,1,2,3", 1775 "EventCode": "0xBF", 1776 "EventName": "UNC_M_WR_CAS_RANK7.BANK3", 1777 "PerPkg": "1", 1778 "UMask": "0x8", 1779 "Unit": "iMC" 1780 }, 1781 { 1782 "BriefDescription": "WR_CAS Access to Rank 7; Bank 4", 1783 "Counter": "0,1,2,3", 1784 "EventCode": "0xBF", 1785 "EventName": "UNC_M_WR_CAS_RANK7.BANK4", 1786 "PerPkg": "1", 1787 "UMask": "0x10", 1788 "Unit": "iMC" 1789 }, 1790 { 1791 "BriefDescription": "WR_CAS Access to Rank 7; Bank 5", 1792 "Counter": "0,1,2,3", 1793 "EventCode": "0xBF", 1794 "EventName": "UNC_M_WR_CAS_RANK7.BANK5", 1795 "PerPkg": "1", 1796 "UMask": "0x20", 1797 "Unit": "iMC" 1798 }, 1799 { 1800 "BriefDescription": "WR_CAS Access to Rank 7; Bank 6", 1801 "Counter": "0,1,2,3", 1802 "EventCode": "0xBF", 1803 "EventName": "UNC_M_WR_CAS_RANK7.BANK6", 1804 "PerPkg": "1", 1805 "UMask": "0x40", 1806 "Unit": "iMC" 1807 }, 1808 { 1809 "BriefDescription": "WR_CAS Access to Rank 7; Bank 7", 1810 "Counter": "0,1,2,3", 1811 "EventCode": "0xBF", 1812 "EventName": "UNC_M_WR_CAS_RANK7.BANK7", 1813 "PerPkg": "1", 1814 "UMask": "0x80", 1815 "Unit": "iMC" 1816 } 1817] 1818