1*b822fb82SBiju Das /* SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) 2*b822fb82SBiju Das * 3*b822fb82SBiju Das * Copyright (C) 2026 Renesas Electronics Corp. 4*b822fb82SBiju Das */ 5*b822fb82SBiju Das #ifndef __DT_BINDINGS_CLOCK_RENESAS_R9A08G046_CPG_H__ 6*b822fb82SBiju Das #define __DT_BINDINGS_CLOCK_RENESAS_R9A08G046_CPG_H__ 7*b822fb82SBiju Das 8*b822fb82SBiju Das #include <dt-bindings/clock/renesas-cpg-mssr.h> 9*b822fb82SBiju Das 10*b822fb82SBiju Das /* R9A08G046 CPG Core Clocks */ 11*b822fb82SBiju Das #define R9A08G046_CLK_I 0 12*b822fb82SBiju Das #define R9A08G046_CLK_IC0 1 13*b822fb82SBiju Das #define R9A08G046_CLK_IC1 2 14*b822fb82SBiju Das #define R9A08G046_CLK_IC2 3 15*b822fb82SBiju Das #define R9A08G046_CLK_IC3 4 16*b822fb82SBiju Das #define R9A08G046_CLK_P0 5 17*b822fb82SBiju Das #define R9A08G046_CLK_P1 6 18*b822fb82SBiju Das #define R9A08G046_CLK_P2 7 19*b822fb82SBiju Das #define R9A08G046_CLK_P3 8 20*b822fb82SBiju Das #define R9A08G046_CLK_P4 9 21*b822fb82SBiju Das #define R9A08G046_CLK_P5 10 22*b822fb82SBiju Das #define R9A08G046_CLK_P6 11 23*b822fb82SBiju Das #define R9A08G046_CLK_P7 12 24*b822fb82SBiju Das #define R9A08G046_CLK_P8 13 25*b822fb82SBiju Das #define R9A08G046_CLK_P9 14 26*b822fb82SBiju Das #define R9A08G046_CLK_P10 15 27*b822fb82SBiju Das #define R9A08G046_CLK_P13 16 28*b822fb82SBiju Das #define R9A08G046_CLK_P14 17 29*b822fb82SBiju Das #define R9A08G046_CLK_P15 18 30*b822fb82SBiju Das #define R9A08G046_CLK_P16 19 31*b822fb82SBiju Das #define R9A08G046_CLK_P17 20 32*b822fb82SBiju Das #define R9A08G046_CLK_P18 21 33*b822fb82SBiju Das #define R9A08G046_CLK_P19 22 34*b822fb82SBiju Das #define R9A08G046_CLK_P20 23 35*b822fb82SBiju Das #define R9A08G046_CLK_M0 24 36*b822fb82SBiju Das #define R9A08G046_CLK_M1 25 37*b822fb82SBiju Das #define R9A08G046_CLK_M2 26 38*b822fb82SBiju Das #define R9A08G046_CLK_M3 27 39*b822fb82SBiju Das #define R9A08G046_CLK_M4 28 40*b822fb82SBiju Das #define R9A08G046_CLK_M5 29 41*b822fb82SBiju Das #define R9A08G046_CLK_M6 30 42*b822fb82SBiju Das #define R9A08G046_CLK_AT 31 43*b822fb82SBiju Das #define R9A08G046_CLK_B 32 44*b822fb82SBiju Das #define R9A08G046_CLK_ETHTX01 33 45*b822fb82SBiju Das #define R9A08G046_CLK_ETHTX02 34 46*b822fb82SBiju Das #define R9A08G046_CLK_ETHRX01 35 47*b822fb82SBiju Das #define R9A08G046_CLK_ETHRX02 36 48*b822fb82SBiju Das #define R9A08G046_CLK_ETHRM0 37 49*b822fb82SBiju Das #define R9A08G046_CLK_ETHTX11 38 50*b822fb82SBiju Das #define R9A08G046_CLK_ETHTX12 39 51*b822fb82SBiju Das #define R9A08G046_CLK_ETHRX11 40 52*b822fb82SBiju Das #define R9A08G046_CLK_ETHRX12 41 53*b822fb82SBiju Das #define R9A08G046_CLK_ETHRM1 42 54*b822fb82SBiju Das #define R9A08G046_CLK_G 43 55*b822fb82SBiju Das #define R9A08G046_CLK_HP 44 56*b822fb82SBiju Das #define R9A08G046_CLK_SD0 45 57*b822fb82SBiju Das #define R9A08G046_CLK_SD1 46 58*b822fb82SBiju Das #define R9A08G046_CLK_SD2 47 59*b822fb82SBiju Das #define R9A08G046_CLK_SPI0 48 60*b822fb82SBiju Das #define R9A08G046_CLK_SPI1 49 61*b822fb82SBiju Das #define R9A08G046_CLK_S0 50 62*b822fb82SBiju Das #define R9A08G046_CLK_SWD 51 63*b822fb82SBiju Das #define R9A08G046_OSCCLK 52 64*b822fb82SBiju Das #define R9A08G046_OSCCLK2 53 65*b822fb82SBiju Das #define R9A08G046_MIPI_DSI_PLLCLK 54 66*b822fb82SBiju Das #define R9A08G046_USB_SCLK 55 67*b822fb82SBiju Das 68*b822fb82SBiju Das /* R9A08G046 Module Clocks */ 69*b822fb82SBiju Das #define R9A08G046_CA55_SCLK 0 70*b822fb82SBiju Das #define R9A08G046_CA55_PCLK 1 71*b822fb82SBiju Das #define R9A08G046_CA55_ATCLK 2 72*b822fb82SBiju Das #define R9A08G046_CA55_GICCLK 3 73*b822fb82SBiju Das #define R9A08G046_CA55_PERICLK 4 74*b822fb82SBiju Das #define R9A08G046_CA55_ACLK 5 75*b822fb82SBiju Das #define R9A08G046_CA55_TSCLK 6 76*b822fb82SBiju Das #define R9A08G046_CA55_CORECLK0 7 77*b822fb82SBiju Das #define R9A08G046_CA55_CORECLK1 8 78*b822fb82SBiju Das #define R9A08G046_CA55_CORECLK2 9 79*b822fb82SBiju Das #define R9A08G046_CA55_CORECLK3 10 80*b822fb82SBiju Das #define R9A08G046_SRAM_ACPU_ACLK0 11 81*b822fb82SBiju Das #define R9A08G046_SRAM_ACPU_ACLK1 12 82*b822fb82SBiju Das #define R9A08G046_SRAM_ACPU_ACLK2 13 83*b822fb82SBiju Das #define R9A08G046_GIC600_GICCLK 14 84*b822fb82SBiju Das #define R9A08G046_IA55_CLK 15 85*b822fb82SBiju Das #define R9A08G046_IA55_PCLK 16 86*b822fb82SBiju Das #define R9A08G046_MHU_PCLK 17 87*b822fb82SBiju Das #define R9A08G046_SYC_CNT_CLK 18 88*b822fb82SBiju Das #define R9A08G046_DMAC_ACLK 19 89*b822fb82SBiju Das #define R9A08G046_DMAC_PCLK 20 90*b822fb82SBiju Das #define R9A08G046_OSTM0_PCLK 21 91*b822fb82SBiju Das #define R9A08G046_OSTM1_PCLK 22 92*b822fb82SBiju Das #define R9A08G046_OSTM2_PCLK 23 93*b822fb82SBiju Das #define R9A08G046_MTU_X_MCK_MTU3 24 94*b822fb82SBiju Das #define R9A08G046_POE3_CLKM_POE 25 95*b822fb82SBiju Das #define R9A08G046_GPT_PCLK 26 96*b822fb82SBiju Das #define R9A08G046_POEG_A_CLKP 27 97*b822fb82SBiju Das #define R9A08G046_POEG_B_CLKP 28 98*b822fb82SBiju Das #define R9A08G046_POEG_C_CLKP 29 99*b822fb82SBiju Das #define R9A08G046_POEG_D_CLKP 30 100*b822fb82SBiju Das #define R9A08G046_WDT0_PCLK 31 101*b822fb82SBiju Das #define R9A08G046_WDT0_CLK 32 102*b822fb82SBiju Das #define R9A08G046_WDT1_PCLK 33 103*b822fb82SBiju Das #define R9A08G046_WDT1_CLK 34 104*b822fb82SBiju Das #define R9A08G046_WDT2_PCLK 35 105*b822fb82SBiju Das #define R9A08G046_WDT2_CLK 36 106*b822fb82SBiju Das #define R9A08G046_XSPI_HCLK 37 107*b822fb82SBiju Das #define R9A08G046_XSPI_ACLK 38 108*b822fb82SBiju Das #define R9A08G046_XSPI_CLK 39 109*b822fb82SBiju Das #define R9A08G046_XSPI_CLKX2 40 110*b822fb82SBiju Das #define R9A08G046_SDHI0_IMCLK 41 111*b822fb82SBiju Das #define R9A08G046_SDHI0_IMCLK2 42 112*b822fb82SBiju Das #define R9A08G046_SDHI0_CLK_HS 43 113*b822fb82SBiju Das #define R9A08G046_SDHI0_IACLKS 44 114*b822fb82SBiju Das #define R9A08G046_SDHI0_IACLKM 45 115*b822fb82SBiju Das #define R9A08G046_SDHI1_IMCLK 46 116*b822fb82SBiju Das #define R9A08G046_SDHI1_IMCLK2 47 117*b822fb82SBiju Das #define R9A08G046_SDHI1_CLK_HS 48 118*b822fb82SBiju Das #define R9A08G046_SDHI1_IACLKS 49 119*b822fb82SBiju Das #define R9A08G046_SDHI1_IACLKM 50 120*b822fb82SBiju Das #define R9A08G046_SDHI2_IMCLK 51 121*b822fb82SBiju Das #define R9A08G046_SDHI2_IMCLK2 52 122*b822fb82SBiju Das #define R9A08G046_SDHI2_CLK_HS 53 123*b822fb82SBiju Das #define R9A08G046_SDHI2_IACLKS 54 124*b822fb82SBiju Das #define R9A08G046_SDHI2_IACLKM 55 125*b822fb82SBiju Das #define R9A08G046_GE3D_CLK 56 126*b822fb82SBiju Das #define R9A08G046_GE3D_AXI_CLK 57 127*b822fb82SBiju Das #define R9A08G046_GE3D_ACE_CLK 58 128*b822fb82SBiju Das #define R9A08G046_ISU_ACLK 59 129*b822fb82SBiju Das #define R9A08G046_ISU_PCLK 60 130*b822fb82SBiju Das #define R9A08G046_H264_CLK_A 61 131*b822fb82SBiju Das #define R9A08G046_H264_CLK_P 62 132*b822fb82SBiju Das #define R9A08G046_CRU_SYSCLK 63 133*b822fb82SBiju Das #define R9A08G046_CRU_VCLK 64 134*b822fb82SBiju Das #define R9A08G046_CRU_PCLK 65 135*b822fb82SBiju Das #define R9A08G046_CRU_ACLK 66 136*b822fb82SBiju Das #define R9A08G046_MIPI_DSI_SYSCLK 67 137*b822fb82SBiju Das #define R9A08G046_MIPI_DSI_ACLK 68 138*b822fb82SBiju Das #define R9A08G046_MIPI_DSI_PCLK 69 139*b822fb82SBiju Das #define R9A08G046_MIPI_DSI_VCLK 70 140*b822fb82SBiju Das #define R9A08G046_MIPI_DSI_LPCLK 71 141*b822fb82SBiju Das #define R9A08G046_LVDS_PLLCLK 72 142*b822fb82SBiju Das #define R9A08G046_LVDS_CLK_DOT0 73 143*b822fb82SBiju Das #define R9A08G046_LCDC_CLK_A 74 144*b822fb82SBiju Das #define R9A08G046_LCDC_CLK_D 75 145*b822fb82SBiju Das #define R9A08G046_LCDC_CLK_P 76 146*b822fb82SBiju Das #define R9A08G046_SSI0_PCLK2 77 147*b822fb82SBiju Das #define R9A08G046_SSI0_PCLK_SFR 78 148*b822fb82SBiju Das #define R9A08G046_SSI1_PCLK2 79 149*b822fb82SBiju Das #define R9A08G046_SSI1_PCLK_SFR 80 150*b822fb82SBiju Das #define R9A08G046_SSI2_PCLK2 81 151*b822fb82SBiju Das #define R9A08G046_SSI2_PCLK_SFR 82 152*b822fb82SBiju Das #define R9A08G046_SSI3_PCLK2 83 153*b822fb82SBiju Das #define R9A08G046_SSI3_PCLK_SFR 84 154*b822fb82SBiju Das #define R9A08G046_USB_U2H0_HCLK 85 155*b822fb82SBiju Das #define R9A08G046_USB_U2H1_HCLK 86 156*b822fb82SBiju Das #define R9A08G046_USB_U2P0_EXR_CPUCLK 87 157*b822fb82SBiju Das #define R9A08G046_USB_U2P1_EXR_CPUCLK 88 158*b822fb82SBiju Das #define R9A08G046_USB_PCLK 89 159*b822fb82SBiju Das #define R9A08G046_ETH0_CLK_AXI 90 160*b822fb82SBiju Das #define R9A08G046_ETH0_CLK_CHI 91 161*b822fb82SBiju Das #define R9A08G046_ETH0_CLK_TX_I 92 162*b822fb82SBiju Das #define R9A08G046_ETH0_CLK_RX_I 93 163*b822fb82SBiju Das #define R9A08G046_ETH0_CLK_TX_180_I 94 164*b822fb82SBiju Das #define R9A08G046_ETH0_CLK_RX_180_I 95 165*b822fb82SBiju Das #define R9A08G046_ETH0_CLK_RMII_I 96 166*b822fb82SBiju Das #define R9A08G046_ETH0_CLK_PTP_REF_I 97 167*b822fb82SBiju Das #define R9A08G046_ETH0_CLK_TX_I_RMII 98 168*b822fb82SBiju Das #define R9A08G046_ETH0_CLK_RX_I_RMII 99 169*b822fb82SBiju Das #define R9A08G046_ETH1_CLK_AXI 100 170*b822fb82SBiju Das #define R9A08G046_ETH1_CLK_CHI 101 171*b822fb82SBiju Das #define R9A08G046_ETH1_CLK_TX_I 102 172*b822fb82SBiju Das #define R9A08G046_ETH1_CLK_RX_I 103 173*b822fb82SBiju Das #define R9A08G046_ETH1_CLK_TX_180_I 104 174*b822fb82SBiju Das #define R9A08G046_ETH1_CLK_RX_180_I 105 175*b822fb82SBiju Das #define R9A08G046_ETH1_CLK_RMII_I 106 176*b822fb82SBiju Das #define R9A08G046_ETH1_CLK_PTP_REF_I 107 177*b822fb82SBiju Das #define R9A08G046_ETH1_CLK_TX_I_RMII 108 178*b822fb82SBiju Das #define R9A08G046_ETH1_CLK_RX_I_RMII 109 179*b822fb82SBiju Das #define R9A08G046_I2C0_PCLK 110 180*b822fb82SBiju Das #define R9A08G046_I2C1_PCLK 111 181*b822fb82SBiju Das #define R9A08G046_I2C2_PCLK 112 182*b822fb82SBiju Das #define R9A08G046_I2C3_PCLK 113 183*b822fb82SBiju Das #define R9A08G046_SCIF0_CLK_PCK 114 184*b822fb82SBiju Das #define R9A08G046_SCIF1_CLK_PCK 115 185*b822fb82SBiju Das #define R9A08G046_SCIF2_CLK_PCK 116 186*b822fb82SBiju Das #define R9A08G046_SCIF3_CLK_PCK 117 187*b822fb82SBiju Das #define R9A08G046_SCIF4_CLK_PCK 118 188*b822fb82SBiju Das #define R9A08G046_SCIF5_CLK_PCK 119 189*b822fb82SBiju Das #define R9A08G046_RSCI0_PCLK 120 190*b822fb82SBiju Das #define R9A08G046_RSCI0_TCLK 121 191*b822fb82SBiju Das #define R9A08G046_RSCI1_PCLK 122 192*b822fb82SBiju Das #define R9A08G046_RSCI1_TCLK 123 193*b822fb82SBiju Das #define R9A08G046_RSCI2_PCLK 124 194*b822fb82SBiju Das #define R9A08G046_RSCI2_TCLK 125 195*b822fb82SBiju Das #define R9A08G046_RSCI3_PCLK 126 196*b822fb82SBiju Das #define R9A08G046_RSCI3_TCLK 127 197*b822fb82SBiju Das #define R9A08G046_RSPI0_PCLK 128 198*b822fb82SBiju Das #define R9A08G046_RSPI0_TCLK 129 199*b822fb82SBiju Das #define R9A08G046_RSPI1_PCLK 130 200*b822fb82SBiju Das #define R9A08G046_RSPI1_TCLK 131 201*b822fb82SBiju Das #define R9A08G046_RSPI2_PCLK 132 202*b822fb82SBiju Das #define R9A08G046_RSPI2_TCLK 133 203*b822fb82SBiju Das #define R9A08G046_CANFD_PCLK 134 204*b822fb82SBiju Das #define R9A08G046_CANFD_CLK_RAM 135 205*b822fb82SBiju Das #define R9A08G046_GPIO_HCLK 136 206*b822fb82SBiju Das #define R9A08G046_ADC0_ADCLK 137 207*b822fb82SBiju Das #define R9A08G046_ADC0_PCLK 138 208*b822fb82SBiju Das #define R9A08G046_ADC1_ADCLK 139 209*b822fb82SBiju Das #define R9A08G046_ADC1_PCLK 140 210*b822fb82SBiju Das #define R9A08G046_TSU_PCLK 141 211*b822fb82SBiju Das #define R9A08G046_PDM_PCLK 142 212*b822fb82SBiju Das #define R9A08G046_PDM_CCLK 143 213*b822fb82SBiju Das #define R9A08G046_PCI_ACLK 144 214*b822fb82SBiju Das #define R9A08G046_PCI_CLKL1PM 145 215*b822fb82SBiju Das #define R9A08G046_PCI_CLK_PMU 146 216*b822fb82SBiju Das #define R9A08G046_SPDIF_PCLK 147 217*b822fb82SBiju Das #define R9A08G046_I3C_TCLK 148 218*b822fb82SBiju Das #define R9A08G046_I3C_PCLK 149 219*b822fb82SBiju Das #define R9A08G046_VBAT_BCLK 150 220*b822fb82SBiju Das #define R9A08G046_BSC_X_BCK_BSC 151 221*b822fb82SBiju Das 222*b822fb82SBiju Das /* R9A08G046 Resets */ 223*b822fb82SBiju Das #define R9A08G046_CA55_RST0_0 0 224*b822fb82SBiju Das #define R9A08G046_CA55_RST0_1 1 225*b822fb82SBiju Das #define R9A08G046_CA55_RST0_2 2 226*b822fb82SBiju Das #define R9A08G046_CA55_RST0_3 3 227*b822fb82SBiju Das #define R9A08G046_CA55_RST4_0 4 228*b822fb82SBiju Das #define R9A08G046_CA55_RST4_1 5 229*b822fb82SBiju Das #define R9A08G046_CA55_RST4_2 6 230*b822fb82SBiju Das #define R9A08G046_CA55_RST4_3 7 231*b822fb82SBiju Das #define R9A08G046_CA55_RST8 8 232*b822fb82SBiju Das #define R9A08G046_CA55_RST9 9 233*b822fb82SBiju Das #define R9A08G046_CA55_RST10 10 234*b822fb82SBiju Das #define R9A08G046_CA55_RST11 11 235*b822fb82SBiju Das #define R9A08G046_CA55_RST12 12 236*b822fb82SBiju Das #define R9A08G046_CA55_RST13 13 237*b822fb82SBiju Das #define R9A08G046_CA55_RST14 14 238*b822fb82SBiju Das #define R9A08G046_CA55_RST15 15 239*b822fb82SBiju Das #define R9A08G046_CA55_RST16 16 240*b822fb82SBiju Das #define R9A08G046_SRAM_ACPU_ARESETN0 17 241*b822fb82SBiju Das #define R9A08G046_SRAM_ACPU_ARESETN1 18 242*b822fb82SBiju Das #define R9A08G046_SRAM_ACPU_ARESETN2 19 243*b822fb82SBiju Das #define R9A08G046_GIC600_GICRESET_N 20 244*b822fb82SBiju Das #define R9A08G046_GIC600_DBG_GICRESET_N 21 245*b822fb82SBiju Das #define R9A08G046_IA55_RESETN 22 246*b822fb82SBiju Das #define R9A08G046_MHU_RESETN 23 247*b822fb82SBiju Das #define R9A08G046_SYC_RESETN 24 248*b822fb82SBiju Das #define R9A08G046_DMAC_ARESETN 25 249*b822fb82SBiju Das #define R9A08G046_DMAC_RST_ASYNC 26 250*b822fb82SBiju Das #define R9A08G046_GTM0_PRESETZ 27 251*b822fb82SBiju Das #define R9A08G046_GTM1_PRESETZ 28 252*b822fb82SBiju Das #define R9A08G046_GTM2_PRESETZ 29 253*b822fb82SBiju Das #define R9A08G046_MTU_X_PRESET_MTU3 30 254*b822fb82SBiju Das #define R9A08G046_POE3_RST_M_REG 31 255*b822fb82SBiju Das #define R9A08G046_GPT_RST_C 32 256*b822fb82SBiju Das #define R9A08G046_POEG_A_RST 33 257*b822fb82SBiju Das #define R9A08G046_POEG_B_RST 34 258*b822fb82SBiju Das #define R9A08G046_POEG_C_RST 35 259*b822fb82SBiju Das #define R9A08G046_POEG_D_RST 36 260*b822fb82SBiju Das #define R9A08G046_WDT0_PRESETN 37 261*b822fb82SBiju Das #define R9A08G046_WDT1_PRESETN 38 262*b822fb82SBiju Das #define R9A08G046_WDT2_PRESETN 39 263*b822fb82SBiju Das #define R9A08G046_XSPI_HRESETN 40 264*b822fb82SBiju Das #define R9A08G046_XSPI_ARESETN 41 265*b822fb82SBiju Das #define R9A08G046_SDHI0_IXRST 42 266*b822fb82SBiju Das #define R9A08G046_SDHI1_IXRST 43 267*b822fb82SBiju Das #define R9A08G046_SDHI2_IXRST 44 268*b822fb82SBiju Das #define R9A08G046_SDHI0_IXRSTAXIM 45 269*b822fb82SBiju Das #define R9A08G046_SDHI0_IXRSTAXIS 46 270*b822fb82SBiju Das #define R9A08G046_SDHI1_IXRSTAXIM 47 271*b822fb82SBiju Das #define R9A08G046_SDHI1_IXRSTAXIS 48 272*b822fb82SBiju Das #define R9A08G046_SDHI2_IXRSTAXIM 49 273*b822fb82SBiju Das #define R9A08G046_SDHI2_IXRSTAXIS 50 274*b822fb82SBiju Das #define R9A08G046_GE3D_RESETN 51 275*b822fb82SBiju Das #define R9A08G046_GE3D_AXI_RESETN 52 276*b822fb82SBiju Das #define R9A08G046_GE3D_ACE_RESETN 53 277*b822fb82SBiju Das #define R9A08G046_ISU_ARESETN 54 278*b822fb82SBiju Das #define R9A08G046_ISU_PRESETN 55 279*b822fb82SBiju Das #define R9A08G046_H264_X_RESET_VCP 56 280*b822fb82SBiju Das #define R9A08G046_H264_CP_PRESET_P 57 281*b822fb82SBiju Das #define R9A08G046_CRU_CMN_RSTB 58 282*b822fb82SBiju Das #define R9A08G046_CRU_PRESETN 59 283*b822fb82SBiju Das #define R9A08G046_CRU_ARESETN 60 284*b822fb82SBiju Das #define R9A08G046_MIPI_DSI_CMN_RSTB 61 285*b822fb82SBiju Das #define R9A08G046_MIPI_DSI_ARESET_N 62 286*b822fb82SBiju Das #define R9A08G046_MIPI_DSI_PRESET_N 63 287*b822fb82SBiju Das #define R9A08G046_LCDC_RESET_N 64 288*b822fb82SBiju Das #define R9A08G046_SSI0_RST_M2_REG 65 289*b822fb82SBiju Das #define R9A08G046_SSI1_RST_M2_REG 66 290*b822fb82SBiju Das #define R9A08G046_SSI2_RST_M2_REG 67 291*b822fb82SBiju Das #define R9A08G046_SSI3_RST_M2_REG 68 292*b822fb82SBiju Das #define R9A08G046_USB_U2H0_HRESETN 69 293*b822fb82SBiju Das #define R9A08G046_USB_U2H1_HRESETN 70 294*b822fb82SBiju Das #define R9A08G046_USB_U2P0_EXL_SYSRST 71 295*b822fb82SBiju Das #define R9A08G046_USB_PRESETN 72 296*b822fb82SBiju Das #define R9A08G046_USB_U2P1_EXL_SYSRST 73 297*b822fb82SBiju Das #define R9A08G046_ETH0_ARESET_N 74 298*b822fb82SBiju Das #define R9A08G046_ETH1_ARESET_N 75 299*b822fb82SBiju Das #define R9A08G046_I2C0_MRST 76 300*b822fb82SBiju Das #define R9A08G046_I2C1_MRST 77 301*b822fb82SBiju Das #define R9A08G046_I2C2_MRST 78 302*b822fb82SBiju Das #define R9A08G046_I2C3_MRST 79 303*b822fb82SBiju Das #define R9A08G046_SCIF0_RST_SYSTEM_N 80 304*b822fb82SBiju Das #define R9A08G046_SCIF1_RST_SYSTEM_N 81 305*b822fb82SBiju Das #define R9A08G046_SCIF2_RST_SYSTEM_N 82 306*b822fb82SBiju Das #define R9A08G046_SCIF3_RST_SYSTEM_N 83 307*b822fb82SBiju Das #define R9A08G046_SCIF4_RST_SYSTEM_N 84 308*b822fb82SBiju Das #define R9A08G046_SCIF5_RST_SYSTEM_N 85 309*b822fb82SBiju Das #define R9A08G046_RSPI0_PRESETN 86 310*b822fb82SBiju Das #define R9A08G046_RSPI1_PRESETN 87 311*b822fb82SBiju Das #define R9A08G046_RSPI2_PRESETN 88 312*b822fb82SBiju Das #define R9A08G046_RSPI0_TRESETN 89 313*b822fb82SBiju Das #define R9A08G046_RSPI1_TRESETN 90 314*b822fb82SBiju Das #define R9A08G046_RSPI2_TRESETN 91 315*b822fb82SBiju Das #define R9A08G046_CANFD_RSTP_N 92 316*b822fb82SBiju Das #define R9A08G046_CANFD_RSTC_N 93 317*b822fb82SBiju Das #define R9A08G046_GPIO_RSTN 94 318*b822fb82SBiju Das #define R9A08G046_GPIO_PORT_RESETN 95 319*b822fb82SBiju Das #define R9A08G046_GPIO_SPARE_RESETN 96 320*b822fb82SBiju Das #define R9A08G046_ADC0_PRESETN 97 321*b822fb82SBiju Das #define R9A08G046_ADC0_ADRST_N 98 322*b822fb82SBiju Das #define R9A08G046_ADC1_PRESETN 99 323*b822fb82SBiju Das #define R9A08G046_ADC1_ADRST_N 100 324*b822fb82SBiju Das #define R9A08G046_TSU_PRESETN 101 325*b822fb82SBiju Das #define R9A08G046_PDM_PRESETN 102 326*b822fb82SBiju Das #define R9A08G046_PCI_ARESETN 103 327*b822fb82SBiju Das #define R9A08G046_SPDIF_RST 104 328*b822fb82SBiju Das #define R9A08G046_I3C_TRESETN 105 329*b822fb82SBiju Das #define R9A08G046_I3C_PRESETN 106 330*b822fb82SBiju Das #define R9A08G046_VBAT_BRESETN 107 331*b822fb82SBiju Das #define R9A08G046_RSCI0_PRESETN 108 332*b822fb82SBiju Das #define R9A08G046_RSCI1_PRESETN 109 333*b822fb82SBiju Das #define R9A08G046_RSCI2_PRESETN 110 334*b822fb82SBiju Das #define R9A08G046_RSCI3_PRESETN 111 335*b822fb82SBiju Das #define R9A08G046_RSCI0_TRESETN 112 336*b822fb82SBiju Das #define R9A08G046_RSCI1_TRESETN 113 337*b822fb82SBiju Das #define R9A08G046_RSCI2_TRESETN 114 338*b822fb82SBiju Das #define R9A08G046_RSCI3_TRESETN 115 339*b822fb82SBiju Das #define R9A08G046_LVDS_RESET_N 116 340*b822fb82SBiju Das #define R9A08G046_BSC_X_PRESET_BSC 117 341*b822fb82SBiju Das 342*b822fb82SBiju Das #endif /* __DT_BINDINGS_CLOCK_RENESAS_R9A08G046_CPG_H__ */ 343