1*6974ae5aSGyoungBo Min /* SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) */ 2*6974ae5aSGyoungBo Min /* 3*6974ae5aSGyoungBo Min * Copyright (c) 2025 Samsung Electronics Co., Ltd. 4*6974ae5aSGyoungBo Min * https://www.samsung.com 5*6974ae5aSGyoungBo Min * Copyright (c) 2025 Axis Communications AB. 6*6974ae5aSGyoungBo Min * https://www.axis.com 7*6974ae5aSGyoungBo Min * 8*6974ae5aSGyoungBo Min * Device Tree binding constants for ARTPEC-9 clock controller. 9*6974ae5aSGyoungBo Min */ 10*6974ae5aSGyoungBo Min 11*6974ae5aSGyoungBo Min #ifndef _DT_BINDINGS_CLOCK_ARTPEC9_H 12*6974ae5aSGyoungBo Min #define _DT_BINDINGS_CLOCK_ARTPEC9_H 13*6974ae5aSGyoungBo Min 14*6974ae5aSGyoungBo Min /* CMU_CMU */ 15*6974ae5aSGyoungBo Min #define CLK_FOUT_SHARED0_PLL 1 16*6974ae5aSGyoungBo Min #define CLK_DOUT_SHARED0_DIV2 2 17*6974ae5aSGyoungBo Min #define CLK_DOUT_SHARED0_DIV3 3 18*6974ae5aSGyoungBo Min #define CLK_DOUT_SHARED0_DIV4 4 19*6974ae5aSGyoungBo Min #define CLK_FOUT_SHARED1_PLL 5 20*6974ae5aSGyoungBo Min #define CLK_DOUT_SHARED1_DIV2 6 21*6974ae5aSGyoungBo Min #define CLK_DOUT_SHARED1_DIV3 7 22*6974ae5aSGyoungBo Min #define CLK_DOUT_SHARED1_DIV4 8 23*6974ae5aSGyoungBo Min #define CLK_FOUT_AUDIO_PLL 9 24*6974ae5aSGyoungBo Min #define CLK_DOUT_CMU_ADD 10 25*6974ae5aSGyoungBo Min #define CLK_DOUT_CMU_BUS 11 26*6974ae5aSGyoungBo Min #define CLK_DOUT_CMU_CDC_CORE 12 27*6974ae5aSGyoungBo Min #define CLK_DOUT_CMU_CORE_MAIN 13 28*6974ae5aSGyoungBo Min #define CLK_DOUT_CMU_CPUCL_SWITCH 14 29*6974ae5aSGyoungBo Min #define CLK_DOUT_CMU_DLP_CORE 15 30*6974ae5aSGyoungBo Min #define CLK_DOUT_CMU_FSYS0_BUS 16 31*6974ae5aSGyoungBo Min #define CLK_DOUT_CMU_FSYS0_IP 17 32*6974ae5aSGyoungBo Min #define CLK_DOUT_CMU_FSYS1_BUS 18 33*6974ae5aSGyoungBo Min #define CLK_DOUT_CMU_FSYS1_SCAN0 19 34*6974ae5aSGyoungBo Min #define CLK_DOUT_CMU_FSYS1_SCAN1 20 35*6974ae5aSGyoungBo Min #define CLK_DOUT_CMU_GPU_3D 21 36*6974ae5aSGyoungBo Min #define CLK_DOUT_CMU_GPU_2D 22 37*6974ae5aSGyoungBo Min #define CLK_DOUT_CMU_IMEM_ACLK 23 38*6974ae5aSGyoungBo Min #define CLK_DOUT_CMU_IMEM_CA5 24 39*6974ae5aSGyoungBo Min #define CLK_DOUT_CMU_IMEM_JPEG 25 40*6974ae5aSGyoungBo Min #define CLK_DOUT_CMU_IMEM_SSS 26 41*6974ae5aSGyoungBo Min #define CLK_DOUT_CMU_IPA_CORE 27 42*6974ae5aSGyoungBo Min #define CLK_DOUT_CMU_LCPU 28 43*6974ae5aSGyoungBo Min #define CLK_DOUT_CMU_MIF_SWITCH 29 44*6974ae5aSGyoungBo Min #define CLK_DOUT_CMU_MIF_BUSP 30 45*6974ae5aSGyoungBo Min #define CLK_DOUT_CMU_PERI_DISP 31 46*6974ae5aSGyoungBo Min #define CLK_DOUT_CMU_PERI_IP 32 47*6974ae5aSGyoungBo Min #define CLK_DOUT_CMU_RSP_CORE 33 48*6974ae5aSGyoungBo Min #define CLK_DOUT_CMU_TRFM 34 49*6974ae5aSGyoungBo Min #define CLK_DOUT_CMU_VIO_CORE_L 35 50*6974ae5aSGyoungBo Min #define CLK_DOUT_CMU_VIO_CORE 36 51*6974ae5aSGyoungBo Min #define CLK_DOUT_CMU_VIP0 37 52*6974ae5aSGyoungBo Min #define CLK_DOUT_CMU_VIP1 38 53*6974ae5aSGyoungBo Min #define CLK_DOUT_CMU_VPP_CORE 39 54*6974ae5aSGyoungBo Min #define CLK_DOUT_CMU_VIO_AUDIO 40 55*6974ae5aSGyoungBo Min 56*6974ae5aSGyoungBo Min /* CMU_BUS */ 57*6974ae5aSGyoungBo Min #define CLK_MOUT_BUS_ACLK_USER 1 58*6974ae5aSGyoungBo Min 59*6974ae5aSGyoungBo Min /* CMU_CORE */ 60*6974ae5aSGyoungBo Min #define CLK_MOUT_CORE_ACLK_USER 1 61*6974ae5aSGyoungBo Min 62*6974ae5aSGyoungBo Min /* CMU_CPUCL */ 63*6974ae5aSGyoungBo Min #define CLK_FOUT_CPUCL_PLL0 1 64*6974ae5aSGyoungBo Min #define CLK_MOUT_CPUCL_PLL0 2 65*6974ae5aSGyoungBo Min #define CLK_FOUT_CPUCL_PLL1 3 66*6974ae5aSGyoungBo Min #define CLK_MOUT_CPUCL_PLL_SCU 4 67*6974ae5aSGyoungBo Min #define CLK_MOUT_CPUCL_SWITCH_SCU_USER 5 68*6974ae5aSGyoungBo Min #define CLK_MOUT_CPUCL_SWITCH_USER 6 69*6974ae5aSGyoungBo Min #define CLK_DOUT_CPUCL_CPU 7 70*6974ae5aSGyoungBo Min #define CLK_DOUT_CPUCL_CLUSTER_PERIPHCLK 8 71*6974ae5aSGyoungBo Min #define CLK_DOUT_CPUCL_CLUSTER_GICCLK 9 72*6974ae5aSGyoungBo Min #define CLK_DOUT_CPUCL_CLUSTER_PCLK 10 73*6974ae5aSGyoungBo Min #define CLK_DOUT_CPUCL_CMUREF 11 74*6974ae5aSGyoungBo Min #define CLK_DOUT_CPUCL_CLUSTER_ATCLK 12 75*6974ae5aSGyoungBo Min #define CLK_DOUT_CPUCL_CLUSTER_SCU 13 76*6974ae5aSGyoungBo Min #define CLK_DOUT_CPUCL_DBG 14 77*6974ae5aSGyoungBo Min #define CLK_GOUT_CPUCL_SHORTSTOP 15 78*6974ae5aSGyoungBo Min #define CLK_GOUT_CPUCL_CLUSTER_CPU 16 79*6974ae5aSGyoungBo Min #define CLK_GOUT_CPUCL_CSSYS_IPCLKPORT_ATCLK 17 80*6974ae5aSGyoungBo Min #define CLK_GOUT_CPUCL_CSSYS_IPCLKPORT_PCLKDBG 18 81*6974ae5aSGyoungBo Min 82*6974ae5aSGyoungBo Min /* CMU_FSYS0 */ 83*6974ae5aSGyoungBo Min #define CLK_MOUT_FSYS0_BUS_USER 1 84*6974ae5aSGyoungBo Min #define CLK_MOUT_FSYS0_IP_USER 2 85*6974ae5aSGyoungBo Min #define CLK_MOUT_FSYS0_MAIN_USER 3 86*6974ae5aSGyoungBo Min #define CLK_DOUT_FSYS0_125 4 87*6974ae5aSGyoungBo Min #define CLK_DOUT_FSYS0_ADC 5 88*6974ae5aSGyoungBo Min #define CLK_DOUT_FSYS0_BUS_300 6 89*6974ae5aSGyoungBo Min #define CLK_DOUT_FSYS0_EQOS0 7 90*6974ae5aSGyoungBo Min #define CLK_DOUT_FSYS0_EQOS1 8 91*6974ae5aSGyoungBo Min #define CLK_DOUT_FSYS0_MMC_CARD0 9 92*6974ae5aSGyoungBo Min #define CLK_DOUT_FSYS0_MMC_CARD1 10 93*6974ae5aSGyoungBo Min #define CLK_DOUT_FSYS0_MMC_CARD2 11 94*6974ae5aSGyoungBo Min #define CLK_DOUT_FSYS0_QSPI 12 95*6974ae5aSGyoungBo Min #define CLK_DOUT_FSYS0_SFMC_NAND 13 96*6974ae5aSGyoungBo Min #define CLK_GOUT_FSYS0_EQOS_TOP0_IPCLKPORT_ACLK_I 14 97*6974ae5aSGyoungBo Min #define CLK_GOUT_FSYS0_EQOS_TOP0_IPCLKPORT_CLK_CSR_I 15 98*6974ae5aSGyoungBo Min #define CLK_GOUT_FSYS0_EQOS_TOP0_IPCLKPORT_I_RGMII_PHASE_CLK_250 16 99*6974ae5aSGyoungBo Min #define CLK_GOUT_FSYS0_EQOS_TOP0_IPCLKPORT_I_RGMII_TXCLK 17 100*6974ae5aSGyoungBo Min #define CLK_GOUT_FSYS0_EQOS_TOP1_IPCLKPORT_I_RGMII_PHASE_CLK_250 18 101*6974ae5aSGyoungBo Min #define CLK_GOUT_FSYS0_EQOS_TOP1_IPCLKPORT_I_RGMII_TXCLK 19 102*6974ae5aSGyoungBo Min #define CLK_GOUT_FSYS0_EQOS_TOP1_IPCLKPORT_ACLK_I 20 103*6974ae5aSGyoungBo Min #define CLK_GOUT_FSYS0_EQOS_TOP1_IPCLKPORT_CLK_CSR_I 21 104*6974ae5aSGyoungBo Min #define CLK_GOUT_FSYS0_I3C0_IPCLKPORT_I_APB_S_PCLK 22 105*6974ae5aSGyoungBo Min #define CLK_GOUT_FSYS0_I3C0_IPCLKPORT_I_CORE_CLK 23 106*6974ae5aSGyoungBo Min #define CLK_GOUT_FSYS0_I3C0_IPCLKPORT_I_DMA_CLK 24 107*6974ae5aSGyoungBo Min #define CLK_GOUT_FSYS0_I3C0_IPCLKPORT_I_HDR_TX_CLK 25 108*6974ae5aSGyoungBo Min #define CLK_GOUT_FSYS0_I3C1_IPCLKPORT_I_APB_S_PCLK 26 109*6974ae5aSGyoungBo Min #define CLK_GOUT_FSYS0_I3C1_IPCLKPORT_I_CORE_CLK 27 110*6974ae5aSGyoungBo Min #define CLK_GOUT_FSYS0_I3C1_IPCLKPORT_I_DMA_CLK 28 111*6974ae5aSGyoungBo Min #define CLK_GOUT_FSYS0_I3C1_IPCLKPORT_I_HDR_TX_CLK 29 112*6974ae5aSGyoungBo Min #define CLK_GOUT_FSYS0_MMC0_IPCLKPORT_SDCLKIN 30 113*6974ae5aSGyoungBo Min #define CLK_GOUT_FSYS0_MMC1_IPCLKPORT_SDCLKIN 31 114*6974ae5aSGyoungBo Min #define CLK_GOUT_FSYS0_MMC2_IPCLKPORT_SDCLKIN 32 115*6974ae5aSGyoungBo Min #define CLK_GOUT_FSYS0_QSPI_IPCLKPORT_HCLK 33 116*6974ae5aSGyoungBo Min #define CLK_GOUT_FSYS0_QSPI_IPCLKPORT_SSI_CLK 34 117*6974ae5aSGyoungBo Min #define CLK_GOUT_FSYS0_SFMC_IPCLKPORT_I_ACLK_NAND 35 118*6974ae5aSGyoungBo Min #define CLK_GOUT_FSYS0_I2C0_IPCLKPORT_I_PCLK 36 119*6974ae5aSGyoungBo Min #define CLK_GOUT_FSYS0_I2C1_IPCLKPORT_I_PCLK 37 120*6974ae5aSGyoungBo Min #define CLK_GOUT_FSYS0_MMC0_IPCLKPORT_I_ACLK 38 121*6974ae5aSGyoungBo Min #define CLK_GOUT_FSYS0_MMC1_IPCLKPORT_I_ACLK 39 122*6974ae5aSGyoungBo Min #define CLK_GOUT_FSYS0_MMC2_IPCLKPORT_I_ACLK 40 123*6974ae5aSGyoungBo Min #define CLK_GOUT_FSYS0_PWM_IPCLKPORT_I_PCLK_S0 41 124*6974ae5aSGyoungBo Min 125*6974ae5aSGyoungBo Min /* CMU_FSYS1 */ 126*6974ae5aSGyoungBo Min #define CLK_FOUT_FSYS1_PLL 1 127*6974ae5aSGyoungBo Min #define CLK_MOUT_FSYS1_SCAN0_USER 2 128*6974ae5aSGyoungBo Min #define CLK_MOUT_FSYS1_SCAN1_USER 3 129*6974ae5aSGyoungBo Min #define CLK_MOUT_FSYS1_BUS_USER 4 130*6974ae5aSGyoungBo Min #define CLK_DOUT_FSYS1_200 5 131*6974ae5aSGyoungBo Min #define CLK_DOUT_FSYS1_BUS_300 6 132*6974ae5aSGyoungBo Min #define CLK_DOUT_FSYS1_OTP_MEM 7 133*6974ae5aSGyoungBo Min #define CLK_DOUT_FSYS1_PCIE_PHY_REFCLK_SYSPLL 8 134*6974ae5aSGyoungBo Min #define CLK_GOUT_FSYS1_IPCLKPORT_PCIE_PHY_APB2CR_PCLK_100 9 135*6974ae5aSGyoungBo Min #define CLK_GOUT_FSYS1_UART0_PCLK 10 136*6974ae5aSGyoungBo Min #define CLK_GOUT_FSYS1_UART0_SCLK_UART 11 137*6974ae5aSGyoungBo Min #define CLK_GOUT_FSYS1_IPCLKPORT_PCIE_PHY_APB2CR_PCLK_300 12 138*6974ae5aSGyoungBo Min #define CLK_GOUT_FSYS1_IPCLKPORT_PCIE_SUB_CON_X1_DBI_ACLK_SOC 13 139*6974ae5aSGyoungBo Min #define CLK_GOUT_FSYS1_IPCLKPORT_PCIE_SUB_CON_X1_MSTR_ACLK_SOC 14 140*6974ae5aSGyoungBo Min #define CLK_GOUT_FSYS1_IPCLKPORT_PCIE_SUB_CON_X1_SLV_ACLK_SOC 15 141*6974ae5aSGyoungBo Min #define CLK_GOUT_FSYS1_IPCLKPORT_PCIE_SUB_CON_X2_DBI_ACLK_SOC 16 142*6974ae5aSGyoungBo Min #define CLK_GOUT_FSYS1_IPCLKPORT_PCIE_SUB_CON_X2_MSTR_ACLK_SOC 17 143*6974ae5aSGyoungBo Min #define CLK_GOUT_FSYS1_IPCLKPORT_PCIE_SUB_CON_X2_SLV_ACLK_SOC 18 144*6974ae5aSGyoungBo Min #define CLK_GOUT_FSYS1_USB20DRD_IPCLKPORT_ACLK_PHYCTRL_20 19 145*6974ae5aSGyoungBo Min #define CLK_GOUT_FSYS1_USB20DRD_IPCLKPORT_BUS_CLK_EARLY 20 146*6974ae5aSGyoungBo Min #define CLK_GOUT_FSYS1_XHB_AHBBR_FSYS1_IPCLKPORT_CLK 21 147*6974ae5aSGyoungBo Min #define CLK_GOUT_FSYS1_XHB_USB_IPCLKPORT_CLK 22 148*6974ae5aSGyoungBo Min 149*6974ae5aSGyoungBo Min /* CMU_IMEM */ 150*6974ae5aSGyoungBo Min #define CLK_MOUT_IMEM_ACLK_USER 1 151*6974ae5aSGyoungBo Min #define CLK_MOUT_IMEM_CA5_USER 2 152*6974ae5aSGyoungBo Min #define CLK_MOUT_IMEM_SSS_USER 3 153*6974ae5aSGyoungBo Min #define CLK_MOUT_IMEM_JPEG_USER 4 154*6974ae5aSGyoungBo Min #define CLK_DOUT_IMEM_PCLK 5 155*6974ae5aSGyoungBo Min #define CLK_GOUT_IMEM_CA5_0_IPCLKPORT_ATCLK 6 156*6974ae5aSGyoungBo Min #define CLK_GOUT_IMEM_CA5_0_IPCLKPORT_CLKIN 7 157*6974ae5aSGyoungBo Min #define CLK_GOUT_IMEM_CA5_0_IPCLKPORT_PCLK_DBG 8 158*6974ae5aSGyoungBo Min #define CLK_GOUT_IMEM_CA5_1_IPCLKPORT_ATCLK 9 159*6974ae5aSGyoungBo Min #define CLK_GOUT_IMEM_CA5_1_IPCLKPORT_CLKIN 10 160*6974ae5aSGyoungBo Min #define CLK_GOUT_IMEM_CA5_1_IPCLKPORT_PCLK_DBG 11 161*6974ae5aSGyoungBo Min #define CLK_GOUT_IMEM_MCT0_PCLK 12 162*6974ae5aSGyoungBo Min #define CLK_GOUT_IMEM_MCT1_PCLK 13 163*6974ae5aSGyoungBo Min #define CLK_GOUT_IMEM_MCT2_PCLK 14 164*6974ae5aSGyoungBo Min #define CLK_GOUT_IMEM_MCT3_PCLK 15 165*6974ae5aSGyoungBo Min #define CLK_GOUT_IMEM_PCLK_TMU0_APBIF 16 166*6974ae5aSGyoungBo Min 167*6974ae5aSGyoungBo Min /* CMU_PERI */ 168*6974ae5aSGyoungBo Min #define CLK_MOUT_PERI_IP_USER 1 169*6974ae5aSGyoungBo Min #define CLK_MOUT_PERI_DISP_USER 2 170*6974ae5aSGyoungBo Min #define CLK_DOUT_PERI_125 3 171*6974ae5aSGyoungBo Min #define CLK_DOUT_PERI_PCLK 4 172*6974ae5aSGyoungBo Min #define CLK_DOUT_PERI_SPI 5 173*6974ae5aSGyoungBo Min #define CLK_DOUT_PERI_UART1 6 174*6974ae5aSGyoungBo Min #define CLK_DOUT_PERI_UART2 7 175*6974ae5aSGyoungBo Min #define CLK_GOUT_PERI_DMA4DSIM_IPCLKPORT_CLK_APB_CLK 8 176*6974ae5aSGyoungBo Min #define CLK_GOUT_PERI_DMA4DSIM_IPCLKPORT_CLK_AXI_CLK 9 177*6974ae5aSGyoungBo Min #define CLK_GOUT_PERI_I3C2_IPCLKPORT_I_APB_S_PCLK 10 178*6974ae5aSGyoungBo Min #define CLK_GOUT_PERI_I3C2_IPCLKPORT_I_CORE_CLK 11 179*6974ae5aSGyoungBo Min #define CLK_GOUT_PERI_I3C2_IPCLKPORT_I_DMA_CLK 12 180*6974ae5aSGyoungBo Min #define CLK_GOUT_PERI_I3C2_IPCLKPORT_I_HDR_TX_CLK 13 181*6974ae5aSGyoungBo Min #define CLK_GOUT_PERI_I3C3_IPCLKPORT_I_APB_S_PCLK 14 182*6974ae5aSGyoungBo Min #define CLK_GOUT_PERI_I3C3_IPCLKPORT_I_CORE_CLK 15 183*6974ae5aSGyoungBo Min #define CLK_GOUT_PERI_I3C3_IPCLKPORT_I_DMA_CLK 16 184*6974ae5aSGyoungBo Min #define CLK_GOUT_PERI_I3C3_IPCLKPORT_I_HDR_TX_CLK 17 185*6974ae5aSGyoungBo Min #define CLK_GOUT_PERI_APB_ASYNC_DSIM_IPCLKPORT_PCLKS 18 186*6974ae5aSGyoungBo Min #define CLK_GOUT_PERI_I2C2_IPCLKPORT_I_PCLK 19 187*6974ae5aSGyoungBo Min #define CLK_GOUT_PERI_I2C3_IPCLKPORT_I_PCLK 20 188*6974ae5aSGyoungBo Min #define CLK_GOUT_PERI_SPI0_PCLK 21 189*6974ae5aSGyoungBo Min #define CLK_GOUT_PERI_SPI0_SCLK_SPI 22 190*6974ae5aSGyoungBo Min #define CLK_GOUT_PERI_UART1_PCLK 23 191*6974ae5aSGyoungBo Min #define CLK_GOUT_PERI_UART1_SCLK_UART 24 192*6974ae5aSGyoungBo Min #define CLK_GOUT_PERI_UART2_PCLK 25 193*6974ae5aSGyoungBo Min #define CLK_GOUT_PERI_UART2_SCLK_UART 26 194*6974ae5aSGyoungBo Min 195*6974ae5aSGyoungBo Min #endif /* _DT_BINDINGS_CLOCK_ARTPEC9_H */ 196