xref: /linux/scripts/dtc/include-prefixes/arm64/qcom/ipq8074.dtsi (revision 115e74a29b530d121891238e9551c4bcdf7b04b5)
1// SPDX-License-Identifier: GPL-2.0-only
2/*
3 * Copyright (c) 2017, The Linux Foundation. All rights reserved.
4 */
5
6#include <dt-bindings/interrupt-controller/arm-gic.h>
7#include <dt-bindings/clock/qcom,gcc-ipq8074.h>
8
9/ {
10	#address-cells = <2>;
11	#size-cells = <2>;
12
13	model = "Qualcomm Technologies, Inc. IPQ8074";
14	compatible = "qcom,ipq8074";
15	interrupt-parent = <&intc>;
16
17	clocks {
18		sleep_clk: sleep_clk {
19			compatible = "fixed-clock";
20			clock-frequency = <32768>;
21			#clock-cells = <0>;
22		};
23
24		xo: xo {
25			compatible = "fixed-clock";
26			clock-frequency = <19200000>;
27			#clock-cells = <0>;
28		};
29	};
30
31	cpus {
32		#address-cells = <1>;
33		#size-cells = <0>;
34
35		cpu0: cpu@0 {
36			device_type = "cpu";
37			compatible = "arm,cortex-a53";
38			reg = <0x0>;
39			next-level-cache = <&l2_0>;
40			enable-method = "psci";
41		};
42
43		cpu1: cpu@1 {
44			device_type = "cpu";
45			compatible = "arm,cortex-a53";
46			enable-method = "psci";
47			reg = <0x1>;
48			next-level-cache = <&l2_0>;
49		};
50
51		cpu2: cpu@2 {
52			device_type = "cpu";
53			compatible = "arm,cortex-a53";
54			enable-method = "psci";
55			reg = <0x2>;
56			next-level-cache = <&l2_0>;
57		};
58
59		cpu3: cpu@3 {
60			device_type = "cpu";
61			compatible = "arm,cortex-a53";
62			enable-method = "psci";
63			reg = <0x3>;
64			next-level-cache = <&l2_0>;
65		};
66
67		l2_0: l2-cache {
68			compatible = "cache";
69			cache-level = <2>;
70			cache-unified;
71		};
72	};
73
74	pmu {
75		compatible = "arm,cortex-a53-pmu";
76		interrupts = <GIC_PPI 7 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
77	};
78
79	psci {
80		compatible = "arm,psci-1.0";
81		method = "smc";
82	};
83
84	reserved-memory {
85		#address-cells = <2>;
86		#size-cells = <2>;
87		ranges;
88
89		bootloader@4a600000 {
90			reg = <0x0 0x4a600000 0x0 0x400000>;
91			no-map;
92		};
93
94		sbl@4aa00000 {
95			reg = <0x0 0x4aa00000 0x0 0x100000>;
96			no-map;
97		};
98
99		smem@4ab00000 {
100			compatible = "qcom,smem";
101			reg = <0x0 0x4ab00000 0x0 0x100000>;
102			no-map;
103
104			hwlocks = <&tcsr_mutex 3>;
105		};
106
107		memory@4ac00000 {
108			reg = <0x0 0x4ac00000 0x0 0x400000>;
109			no-map;
110		};
111	};
112
113	firmware {
114		scm {
115			compatible = "qcom,scm-ipq8074", "qcom,scm";
116			qcom,dload-mode = <&tcsr 0x6100>;
117		};
118	};
119
120	soc: soc@0 {
121		#address-cells = <1>;
122		#size-cells = <1>;
123		ranges = <0 0 0 0xffffffff>;
124		compatible = "simple-bus";
125
126		ssphy_1: phy@58000 {
127			compatible = "qcom,ipq8074-qmp-usb3-phy";
128			reg = <0x00058000 0x1000>;
129
130			clocks = <&gcc GCC_USB1_AUX_CLK>,
131				 <&xo>,
132				 <&gcc GCC_USB1_PHY_CFG_AHB_CLK>,
133				 <&gcc GCC_USB1_PIPE_CLK>;
134			clock-names = "aux",
135				      "ref",
136				      "cfg_ahb",
137				      "pipe";
138			clock-output-names = "usb3phy_1_cc_pipe_clk";
139			#clock-cells = <0>;
140			#phy-cells = <0>;
141
142			resets = <&gcc GCC_USB1_PHY_BCR>,
143				 <&gcc GCC_USB3PHY_1_PHY_BCR>;
144			reset-names = "phy",
145				      "phy_phy";
146
147			status = "disabled";
148		};
149
150		qusb_phy_1: phy@59000 {
151			compatible = "qcom,ipq8074-qusb2-phy";
152			reg = <0x00059000 0x180>;
153			#phy-cells = <0>;
154
155			clocks = <&gcc GCC_USB1_PHY_CFG_AHB_CLK>,
156				 <&xo>;
157			clock-names = "cfg_ahb", "ref";
158
159			resets = <&gcc GCC_QUSB2_1_PHY_BCR>;
160			status = "disabled";
161		};
162
163		ssphy_0: phy@78000 {
164			compatible = "qcom,ipq8074-qmp-usb3-phy";
165			reg = <0x00078000 0x1000>;
166
167			clocks = <&gcc GCC_USB0_AUX_CLK>,
168				 <&xo>,
169				 <&gcc GCC_USB0_PHY_CFG_AHB_CLK>,
170				 <&gcc GCC_USB0_PIPE_CLK>;
171			clock-names = "aux",
172				      "ref",
173				      "cfg_ahb",
174				      "pipe";
175			clock-output-names = "usb3phy_0_cc_pipe_clk";
176			#clock-cells = <0>;
177			#phy-cells = <0>;
178
179			resets = <&gcc GCC_USB0_PHY_BCR>,
180				 <&gcc GCC_USB3PHY_0_PHY_BCR>;
181			reset-names = "phy",
182				      "phy_phy";
183
184			status = "disabled";
185		};
186
187		qusb_phy_0: phy@79000 {
188			compatible = "qcom,ipq8074-qusb2-phy";
189			reg = <0x00079000 0x180>;
190			#phy-cells = <0>;
191
192			clocks = <&gcc GCC_USB0_PHY_CFG_AHB_CLK>,
193				 <&xo>;
194			clock-names = "cfg_ahb", "ref";
195
196			resets = <&gcc GCC_QUSB2_0_PHY_BCR>;
197			status = "disabled";
198		};
199
200		pcie_qmp0: phy@84000 {
201			compatible = "qcom,ipq8074-qmp-gen3-pcie-phy";
202			reg = <0x00084000 0x1000>;
203
204			clocks = <&gcc GCC_PCIE0_AUX_CLK>,
205				 <&gcc GCC_PCIE0_AHB_CLK>,
206				 <&gcc GCC_PCIE0_PIPE_CLK>;
207			clock-names = "aux",
208				      "cfg_ahb",
209				      "pipe";
210
211			clock-output-names = "pcie20_phy0_pipe_clk";
212			#clock-cells = <0>;
213
214			#phy-cells = <0>;
215
216			resets = <&gcc GCC_PCIE0_PHY_BCR>,
217				 <&gcc GCC_PCIE0PHY_PHY_BCR>;
218			reset-names = "phy",
219				      "common";
220			status = "disabled";
221		};
222
223		pcie_qmp1: phy@8e000 {
224			compatible = "qcom,ipq8074-qmp-pcie-phy";
225			reg = <0x0008e000 0x1000>;
226
227			clocks = <&gcc GCC_PCIE1_AUX_CLK>,
228				 <&gcc GCC_PCIE1_AHB_CLK>,
229				 <&gcc GCC_PCIE1_PIPE_CLK>;
230			clock-names = "aux",
231				      "cfg_ahb",
232				      "pipe";
233
234			clock-output-names = "pcie20_phy1_pipe_clk";
235			#clock-cells = <0>;
236
237			#phy-cells = <0>;
238
239			resets = <&gcc GCC_PCIE1_PHY_BCR>,
240				 <&gcc GCC_PCIE1PHY_PHY_BCR>;
241			reset-names = "phy",
242				      "common";
243			status = "disabled";
244		};
245
246		mdio: mdio@90000 {
247			compatible = "qcom,ipq8074-mdio", "qcom,ipq4019-mdio";
248			reg = <0x00090000 0x64>;
249			#address-cells = <1>;
250			#size-cells = <0>;
251
252			clocks = <&gcc GCC_MDIO_AHB_CLK>;
253			clock-names = "gcc_mdio_ahb_clk";
254
255			clock-frequency = <6250000>;
256
257			status = "disabled";
258		};
259
260		qfprom: efuse@a4000 {
261			compatible = "qcom,ipq8074-qfprom", "qcom,qfprom";
262			reg = <0x000a4000 0x2000>;
263			#address-cells = <1>;
264			#size-cells = <1>;
265		};
266
267		prng: rng@e3000 {
268			compatible = "qcom,prng-ee";
269			reg = <0x000e3000 0x1000>;
270			clocks = <&gcc GCC_PRNG_AHB_CLK>;
271			clock-names = "core";
272			status = "disabled";
273		};
274
275		tsens: thermal-sensor@4a9000 {
276			compatible = "qcom,ipq8074-tsens";
277			reg = <0x4a9000 0x1000>, /* TM */
278			      <0x4a8000 0x1000>; /* SROT */
279			interrupts = <GIC_SPI 184 IRQ_TYPE_LEVEL_HIGH>;
280			interrupt-names = "combined";
281			#qcom,sensors = <16>;
282			#thermal-sensor-cells = <1>;
283		};
284
285		cryptobam: dma-controller@704000 {
286			compatible = "qcom,bam-v1.7.0";
287			reg = <0x00704000 0x20000>;
288			interrupts = <GIC_SPI 207 IRQ_TYPE_LEVEL_HIGH>;
289			clocks = <&gcc GCC_CRYPTO_AHB_CLK>;
290			clock-names = "bam_clk";
291			#dma-cells = <1>;
292			qcom,ee = <1>;
293			qcom,controlled-remotely;
294			status = "disabled";
295		};
296
297		crypto: crypto@73a000 {
298			compatible = "qcom,crypto-v5.1";
299			reg = <0x0073a000 0x6000>;
300			clocks = <&gcc GCC_CRYPTO_AHB_CLK>,
301				 <&gcc GCC_CRYPTO_AXI_CLK>,
302				 <&gcc GCC_CRYPTO_CLK>;
303			clock-names = "iface", "bus", "core";
304			dmas = <&cryptobam 2>, <&cryptobam 3>;
305			dma-names = "rx", "tx";
306			status = "disabled";
307		};
308
309		tlmm: pinctrl@1000000 {
310			compatible = "qcom,ipq8074-pinctrl";
311			reg = <0x01000000 0x300000>;
312			interrupts = <GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH>;
313			gpio-controller;
314			gpio-ranges = <&tlmm 0 0 70>;
315			#gpio-cells = <2>;
316			interrupt-controller;
317			#interrupt-cells = <2>;
318
319			serial_4_pins: serial4-state {
320				pins = "gpio23", "gpio24";
321				function = "blsp4_uart1";
322				drive-strength = <8>;
323				bias-disable;
324			};
325
326			serial_5_pins: serial5-state {
327				pins = "gpio9", "gpio16";
328				function = "blsp5_uart";
329				drive-strength = <8>;
330				bias-disable;
331			};
332
333			i2c_0_pins: i2c-0-state {
334				pins = "gpio42", "gpio43";
335				function = "blsp1_i2c";
336				drive-strength = <8>;
337				bias-disable;
338			};
339
340			spi_0_pins: spi-0-state {
341				pins = "gpio38", "gpio39", "gpio40", "gpio41";
342				function = "blsp0_spi";
343				drive-strength = <8>;
344				bias-disable;
345			};
346
347			hsuart_pins: hsuart-state {
348				pins = "gpio46", "gpio47", "gpio48", "gpio49";
349				function = "blsp2_uart";
350				drive-strength = <8>;
351				bias-disable;
352			};
353
354			qpic_pins: qpic-state {
355				pins = "gpio1", "gpio3", "gpio4",
356				       "gpio5", "gpio6", "gpio7",
357				       "gpio8", "gpio10", "gpio11",
358				       "gpio12", "gpio13", "gpio14",
359				       "gpio15", "gpio17";
360				function = "qpic";
361				drive-strength = <8>;
362				bias-disable;
363			};
364		};
365
366		gcc: clock-controller@1800000 {
367			compatible = "qcom,gcc-ipq8074";
368			reg = <0x01800000 0x80000>;
369			clocks = <&xo>,
370				 <&sleep_clk>,
371				 <&pcie_qmp0>,
372				 <&pcie_qmp1>;
373			clock-names = "xo",
374				      "sleep_clk",
375				      "pcie0_pipe",
376				      "pcie1_pipe";
377			#clock-cells = <1>;
378			#power-domain-cells = <1>;
379			#reset-cells = <1>;
380		};
381
382		tcsr_mutex: hwlock@1905000 {
383			compatible = "qcom,tcsr-mutex";
384			reg = <0x01905000 0x20000>;
385			#hwlock-cells = <1>;
386		};
387
388		tcsr: syscon@1937000 {
389			compatible = "qcom,tcsr-ipq8074", "syscon";
390			reg = <0x01937000 0x21000>;
391		};
392
393		spmi_bus: spmi@200f000 {
394			compatible = "qcom,spmi-pmic-arb";
395			reg = <0x0200f000 0x001000>,
396			      <0x02400000 0x800000>,
397			      <0x02c00000 0x800000>,
398			      <0x03800000 0x200000>,
399			      <0x0200a000 0x000700>;
400			reg-names = "core", "chnls", "obsrvr", "intr", "cnfg";
401			interrupts = <GIC_SPI 190 IRQ_TYPE_LEVEL_HIGH>;
402			interrupt-names = "periph_irq";
403			qcom,ee = <0>;
404			qcom,channel = <0>;
405			#address-cells = <2>;
406			#size-cells = <0>;
407			interrupt-controller;
408			#interrupt-cells = <4>;
409		};
410
411		sdhc_1: mmc@7824900 {
412			compatible = "qcom,ipq8074-sdhci", "qcom,sdhci-msm-v4";
413			reg = <0x7824900 0x500>, <0x7824000 0x800>;
414			reg-names = "hc", "core";
415
416			interrupts = <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>,
417				     <GIC_SPI 138 IRQ_TYPE_LEVEL_HIGH>;
418			interrupt-names = "hc_irq", "pwr_irq";
419
420			clocks = <&gcc GCC_SDCC1_AHB_CLK>,
421				 <&gcc GCC_SDCC1_APPS_CLK>,
422				 <&xo>;
423			clock-names = "iface", "core", "xo";
424			resets = <&gcc GCC_SDCC1_BCR>;
425			max-frequency = <384000000>;
426			mmc-ddr-1_8v;
427			mmc-hs200-1_8v;
428			mmc-hs400-1_8v;
429			bus-width = <8>;
430
431			status = "disabled";
432		};
433
434		blsp_dma: dma-controller@7884000 {
435			compatible = "qcom,bam-v1.7.0";
436			reg = <0x07884000 0x2b000>;
437			interrupts = <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>;
438			clocks = <&gcc GCC_BLSP1_AHB_CLK>;
439			clock-names = "bam_clk";
440			#dma-cells = <1>;
441			qcom,ee = <0>;
442		};
443
444		blsp1_uart1: serial@78af000 {
445			compatible = "qcom,msm-uartdm-v1.4", "qcom,msm-uartdm";
446			reg = <0x078af000 0x200>;
447			interrupts = <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>;
448			clocks = <&gcc GCC_BLSP1_UART1_APPS_CLK>,
449				 <&gcc GCC_BLSP1_AHB_CLK>;
450			clock-names = "core", "iface";
451			status = "disabled";
452		};
453
454		blsp1_uart3: serial@78b1000 {
455			compatible = "qcom,msm-uartdm-v1.4", "qcom,msm-uartdm";
456			reg = <0x078b1000 0x200>;
457			interrupts = <GIC_SPI 306 IRQ_TYPE_LEVEL_HIGH>;
458			clocks = <&gcc GCC_BLSP1_UART3_APPS_CLK>,
459				<&gcc GCC_BLSP1_AHB_CLK>;
460			clock-names = "core", "iface";
461			dmas = <&blsp_dma 4>,
462				<&blsp_dma 5>;
463			dma-names = "tx", "rx";
464			pinctrl-0 = <&hsuart_pins>;
465			pinctrl-names = "default";
466			status = "disabled";
467		};
468
469		blsp1_uart5: serial@78b3000 {
470			compatible = "qcom,msm-uartdm-v1.4", "qcom,msm-uartdm";
471			reg = <0x078b3000 0x200>;
472			interrupts = <GIC_SPI 308 IRQ_TYPE_LEVEL_HIGH>;
473			clocks = <&gcc GCC_BLSP1_UART5_APPS_CLK>,
474				 <&gcc GCC_BLSP1_AHB_CLK>;
475			clock-names = "core", "iface";
476			pinctrl-0 = <&serial_4_pins>;
477			pinctrl-names = "default";
478			status = "disabled";
479		};
480
481		blsp1_uart6: serial@78b4000 {
482			compatible = "qcom,msm-uartdm-v1.4", "qcom,msm-uartdm";
483			reg = <0x078b4000 0x200>;
484			interrupts = <GIC_SPI 309 IRQ_TYPE_LEVEL_HIGH>;
485			clocks = <&gcc GCC_BLSP1_UART6_APPS_CLK>,
486				 <&gcc GCC_BLSP1_AHB_CLK>;
487			clock-names = "core", "iface";
488			pinctrl-0 = <&serial_5_pins>;
489			pinctrl-names = "default";
490			status = "disabled";
491		};
492
493		blsp1_spi1: spi@78b5000 {
494			compatible = "qcom,spi-qup-v2.2.1";
495			#address-cells = <1>;
496			#size-cells = <0>;
497			reg = <0x078b5000 0x600>;
498			interrupts = <GIC_SPI 95 IRQ_TYPE_LEVEL_HIGH>;
499			clocks = <&gcc GCC_BLSP1_QUP1_SPI_APPS_CLK>,
500				<&gcc GCC_BLSP1_AHB_CLK>;
501			clock-names = "core", "iface";
502			dmas = <&blsp_dma 12>, <&blsp_dma 13>;
503			dma-names = "tx", "rx";
504			pinctrl-0 = <&spi_0_pins>;
505			pinctrl-names = "default";
506			status = "disabled";
507		};
508
509		blsp1_i2c2: i2c@78b6000 {
510			compatible = "qcom,i2c-qup-v2.2.1";
511			#address-cells = <1>;
512			#size-cells = <0>;
513			reg = <0x078b6000 0x600>;
514			interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
515			clocks = <&gcc GCC_BLSP1_QUP2_I2C_APPS_CLK>,
516				 <&gcc GCC_BLSP1_AHB_CLK>;
517			clock-names = "core", "iface";
518			clock-frequency = <400000>;
519			dmas = <&blsp_dma 14>, <&blsp_dma 15>;
520			dma-names = "tx", "rx";
521			pinctrl-0 = <&i2c_0_pins>;
522			pinctrl-names = "default";
523			status = "disabled";
524		};
525
526		blsp1_i2c3: i2c@78b7000 {
527			compatible = "qcom,i2c-qup-v2.2.1";
528			#address-cells = <1>;
529			#size-cells = <0>;
530			reg = <0x078b7000 0x600>;
531			interrupts = <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>;
532			clocks = <&gcc GCC_BLSP1_QUP3_I2C_APPS_CLK>,
533				 <&gcc GCC_BLSP1_AHB_CLK>;
534			clock-names = "core", "iface";
535			clock-frequency = <100000>;
536			dmas = <&blsp_dma 16>, <&blsp_dma 17>;
537			dma-names = "tx", "rx";
538			status = "disabled";
539		};
540
541		blsp1_spi4: spi@78b8000 {
542			compatible = "qcom,spi-qup-v2.2.1";
543			#address-cells = <1>;
544			#size-cells = <0>;
545			reg = <0x78b8000 0x600>;
546			interrupts = <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>;
547			clocks = <&gcc GCC_BLSP1_QUP4_SPI_APPS_CLK>,
548				 <&gcc GCC_BLSP1_AHB_CLK>;
549			clock-names = "core", "iface";
550			dmas = <&blsp_dma 18>, <&blsp_dma 19>;
551			dma-names = "tx", "rx";
552			status = "disabled";
553		};
554
555		blsp1_i2c5: i2c@78b9000 {
556			compatible = "qcom,i2c-qup-v2.2.1";
557			#address-cells = <1>;
558			#size-cells = <0>;
559			reg = <0x78b9000 0x600>;
560			interrupts = <GIC_SPI 299 IRQ_TYPE_LEVEL_HIGH>;
561			clocks = <&gcc GCC_BLSP1_QUP5_I2C_APPS_CLK>,
562				 <&gcc GCC_BLSP1_AHB_CLK>;
563			clock-names = "core", "iface";
564			clock-frequency = <400000>;
565			dmas = <&blsp_dma 20>, <&blsp_dma 21>;
566			dma-names = "tx", "rx";
567			status = "disabled";
568		};
569
570		blsp1_spi5: spi@78b9000 {
571			compatible = "qcom,spi-qup-v2.2.1";
572			#address-cells = <1>;
573			#size-cells = <0>;
574			reg = <0x78b9000 0x600>;
575			interrupts = <GIC_SPI 299 IRQ_TYPE_LEVEL_HIGH>;
576			clocks = <&gcc GCC_BLSP1_QUP5_SPI_APPS_CLK>,
577				 <&gcc GCC_BLSP1_AHB_CLK>;
578			clock-names = "core", "iface";
579			dmas = <&blsp_dma 20>, <&blsp_dma 21>;
580			dma-names = "tx", "rx";
581			status = "disabled";
582		};
583
584		blsp1_i2c6: i2c@78ba000 {
585			compatible = "qcom,i2c-qup-v2.2.1";
586			#address-cells = <1>;
587			#size-cells = <0>;
588			reg = <0x078ba000 0x600>;
589			interrupts = <GIC_SPI 300 IRQ_TYPE_LEVEL_HIGH>;
590			clocks = <&gcc GCC_BLSP1_QUP6_I2C_APPS_CLK>,
591				 <&gcc GCC_BLSP1_AHB_CLK>;
592			clock-names = "core", "iface";
593			clock-frequency = <100000>;
594			dmas = <&blsp_dma 22>, <&blsp_dma 23>;
595			dma-names = "tx", "rx";
596			status = "disabled";
597		};
598
599		qpic_bam: dma-controller@7984000 {
600			compatible = "qcom,bam-v1.7.0";
601			reg = <0x07984000 0x1a000>;
602			interrupts = <GIC_SPI 146 IRQ_TYPE_LEVEL_HIGH>;
603			clocks = <&gcc GCC_QPIC_AHB_CLK>;
604			clock-names = "bam_clk";
605			#dma-cells = <1>;
606			qcom,ee = <0>;
607			status = "disabled";
608		};
609
610		qpic_nand: nand-controller@79b0000 {
611			compatible = "qcom,ipq8074-nand";
612			reg = <0x079b0000 0x10000>;
613			#address-cells = <1>;
614			#size-cells = <0>;
615			clocks = <&gcc GCC_QPIC_CLK>,
616				 <&gcc GCC_QPIC_AHB_CLK>;
617			clock-names = "core", "aon";
618
619			dmas = <&qpic_bam 0>,
620			       <&qpic_bam 1>,
621			       <&qpic_bam 2>;
622			dma-names = "tx", "rx", "cmd";
623			pinctrl-0 = <&qpic_pins>;
624			pinctrl-names = "default";
625			status = "disabled";
626		};
627
628		usb_0: usb@8af8800 {
629			compatible = "qcom,ipq8074-dwc3", "qcom,dwc3";
630			reg = <0x08af8800 0x400>;
631			#address-cells = <1>;
632			#size-cells = <1>;
633			ranges;
634
635			clocks = <&gcc GCC_SYS_NOC_USB0_AXI_CLK>,
636				<&gcc GCC_USB0_MASTER_CLK>,
637				<&gcc GCC_USB0_SLEEP_CLK>,
638				<&gcc GCC_USB0_MOCK_UTMI_CLK>;
639			clock-names = "cfg_noc",
640				"core",
641				"sleep",
642				"mock_utmi";
643
644			assigned-clocks = <&gcc GCC_SYS_NOC_USB0_AXI_CLK>,
645					  <&gcc GCC_USB0_MASTER_CLK>,
646					  <&gcc GCC_USB0_MOCK_UTMI_CLK>;
647			assigned-clock-rates = <133330000>,
648						<133330000>,
649						<19200000>;
650
651			interrupts = <GIC_SPI 134 IRQ_TYPE_LEVEL_HIGH>,
652				     <GIC_SPI 130 IRQ_TYPE_LEVEL_HIGH>,
653				     <GIC_SPI 220 IRQ_TYPE_LEVEL_HIGH>;
654			interrupt-names = "pwr_event",
655					  "qusb2_phy",
656					  "ss_phy_irq";
657
658			power-domains = <&gcc USB0_GDSC>;
659
660			resets = <&gcc GCC_USB0_BCR>;
661			status = "disabled";
662
663			dwc_0: usb@8a00000 {
664				compatible = "snps,dwc3";
665				reg = <0x8a00000 0xcd00>;
666				interrupts = <GIC_SPI 140 IRQ_TYPE_LEVEL_HIGH>;
667				phys = <&qusb_phy_0>, <&ssphy_0>;
668				phy-names = "usb2-phy", "usb3-phy";
669				snps,parkmode-disable-ss-quirk;
670				snps,is-utmi-l1-suspend;
671				snps,hird-threshold = /bits/ 8 <0x0>;
672				snps,dis_u2_susphy_quirk;
673				snps,dis_u3_susphy_quirk;
674				dr_mode = "host";
675			};
676		};
677
678		usb_1: usb@8cf8800 {
679			compatible = "qcom,ipq8074-dwc3", "qcom,dwc3";
680			reg = <0x08cf8800 0x400>;
681			#address-cells = <1>;
682			#size-cells = <1>;
683			ranges;
684
685			clocks = <&gcc GCC_SYS_NOC_USB1_AXI_CLK>,
686				<&gcc GCC_USB1_MASTER_CLK>,
687				<&gcc GCC_USB1_SLEEP_CLK>,
688				<&gcc GCC_USB1_MOCK_UTMI_CLK>;
689			clock-names = "cfg_noc",
690				"core",
691				"sleep",
692				"mock_utmi";
693
694			assigned-clocks = <&gcc GCC_SYS_NOC_USB1_AXI_CLK>,
695					  <&gcc GCC_USB1_MASTER_CLK>,
696					  <&gcc GCC_USB1_MOCK_UTMI_CLK>;
697			assigned-clock-rates = <133330000>,
698						<133330000>,
699						<19200000>;
700
701			interrupts = <GIC_SPI 128 IRQ_TYPE_LEVEL_HIGH>,
702				     <GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH>,
703				     <GIC_SPI 225 IRQ_TYPE_LEVEL_HIGH>;
704			interrupt-names = "pwr_event",
705					  "qusb2_phy",
706					  "ss_phy_irq";
707
708			power-domains = <&gcc USB1_GDSC>;
709
710			resets = <&gcc GCC_USB1_BCR>;
711			status = "disabled";
712
713			dwc_1: usb@8c00000 {
714				compatible = "snps,dwc3";
715				reg = <0x8c00000 0xcd00>;
716				interrupts = <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>;
717				phys = <&qusb_phy_1>, <&ssphy_1>;
718				phy-names = "usb2-phy", "usb3-phy";
719				snps,parkmode-disable-ss-quirk;
720				snps,is-utmi-l1-suspend;
721				snps,hird-threshold = /bits/ 8 <0x0>;
722				snps,dis_u2_susphy_quirk;
723				snps,dis_u3_susphy_quirk;
724				dr_mode = "host";
725			};
726		};
727
728		intc: interrupt-controller@b000000 {
729			compatible = "qcom,msm-qgic2";
730			#address-cells = <1>;
731			#size-cells = <1>;
732			interrupt-controller;
733			#interrupt-cells = <3>;
734			reg = <0x0b000000 0x1000>, <0x0b002000 0x1000>;
735			ranges = <0 0xb00a000 0xffd>;
736
737			v2m@0 {
738				compatible = "arm,gic-v2m-frame";
739				msi-controller;
740				reg = <0x0 0xffd>;
741			};
742		};
743
744		watchdog: watchdog@b017000 {
745			compatible = "qcom,kpss-wdt";
746			reg = <0xb017000 0x1000>;
747			interrupts = <GIC_SPI 3 IRQ_TYPE_EDGE_RISING>;
748			clocks = <&sleep_clk>;
749			timeout-sec = <30>;
750		};
751
752		apcs_glb: mailbox@b111000 {
753			compatible = "qcom,ipq8074-apcs-apps-global",
754				     "qcom,ipq6018-apcs-apps-global";
755			reg = <0x0b111000 0x1000>;
756			clocks = <&a53pll>, <&xo>, <&gcc GPLL0>;
757			clock-names = "pll", "xo", "gpll0";
758
759			#clock-cells = <1>;
760			#mbox-cells = <1>;
761		};
762
763		a53pll: clock@b116000 {
764			compatible = "qcom,ipq8074-a53pll";
765			reg = <0x0b116000 0x40>;
766			#clock-cells = <0>;
767			clocks = <&xo>;
768			clock-names = "xo";
769		};
770
771		timer@b120000 {
772			#address-cells = <1>;
773			#size-cells = <1>;
774			ranges;
775			compatible = "arm,armv7-timer-mem";
776			reg = <0x0b120000 0x1000>;
777
778			frame@b120000 {
779				frame-number = <0>;
780				interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>,
781					     <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>;
782				reg = <0x0b121000 0x1000>,
783				      <0x0b122000 0x1000>;
784			};
785
786			frame@b123000 {
787				frame-number = <1>;
788				interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>;
789				reg = <0x0b123000 0x1000>;
790				status = "disabled";
791			};
792
793			frame@b124000 {
794				frame-number = <2>;
795				interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
796				reg = <0x0b124000 0x1000>;
797				status = "disabled";
798			};
799
800			frame@b125000 {
801				frame-number = <3>;
802				interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>;
803				reg = <0x0b125000 0x1000>;
804				status = "disabled";
805			};
806
807			frame@b126000 {
808				frame-number = <4>;
809				interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>;
810				reg = <0x0b126000 0x1000>;
811				status = "disabled";
812			};
813
814			frame@b127000 {
815				frame-number = <5>;
816				interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>;
817				reg = <0x0b127000 0x1000>;
818				status = "disabled";
819			};
820
821			frame@b128000 {
822				frame-number = <6>;
823				interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>;
824				reg = <0x0b128000 0x1000>;
825				status = "disabled";
826			};
827		};
828
829		pcie1: pcie@10000000 {
830			compatible = "qcom,pcie-ipq8074";
831			reg = <0x10000000 0xf1d>,
832			      <0x10000f20 0xa8>,
833			      <0x00088000 0x2000>,
834			      <0x10100000 0x1000>;
835			reg-names = "dbi", "elbi", "parf", "config";
836			device_type = "pci";
837			linux,pci-domain = <1>;
838			bus-range = <0x00 0xff>;
839			num-lanes = <1>;
840			max-link-speed = <2>;
841			#address-cells = <3>;
842			#size-cells = <2>;
843
844			phys = <&pcie_qmp1>;
845			phy-names = "pciephy";
846
847			ranges = <0x81000000 0x0 0x00000000 0x10200000 0x0 0x10000>,   /* I/O */
848				 <0x82000000 0x0 0x10220000 0x10220000 0x0 0xfde0000>; /* MEM */
849
850			interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>,
851				     <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>,
852				     <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>,
853				     <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>,
854				     <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>,
855				     <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>,
856				     <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>,
857				     <GIC_SPI 137 IRQ_TYPE_LEVEL_HIGH>,
858				     <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>;
859			interrupt-names = "msi0",
860					  "msi1",
861					  "msi2",
862					  "msi3",
863					  "msi4",
864					  "msi5",
865					  "msi6",
866					  "msi7",
867					  "global";
868			#interrupt-cells = <1>;
869			interrupt-map-mask = <0 0 0 0x7>;
870			interrupt-map = <0 0 0 1 &intc 0 0 142
871					 IRQ_TYPE_LEVEL_HIGH>, /* int_a */
872					<0 0 0 2 &intc 0 0 143
873					 IRQ_TYPE_LEVEL_HIGH>, /* int_b */
874					<0 0 0 3 &intc 0 0 144
875					 IRQ_TYPE_LEVEL_HIGH>, /* int_c */
876					<0 0 0 4 &intc 0 0 145
877					 IRQ_TYPE_LEVEL_HIGH>; /* int_d */
878
879			clocks = <&gcc GCC_SYS_NOC_PCIE1_AXI_CLK>,
880				 <&gcc GCC_PCIE1_AXI_M_CLK>,
881				 <&gcc GCC_PCIE1_AXI_S_CLK>,
882				 <&gcc GCC_PCIE1_AHB_CLK>,
883				 <&gcc GCC_PCIE1_AUX_CLK>;
884			clock-names = "iface",
885				      "axi_m",
886				      "axi_s",
887				      "ahb",
888				      "aux";
889			resets = <&gcc GCC_PCIE1_PIPE_ARES>,
890				 <&gcc GCC_PCIE1_SLEEP_ARES>,
891				 <&gcc GCC_PCIE1_CORE_STICKY_ARES>,
892				 <&gcc GCC_PCIE1_AXI_MASTER_ARES>,
893				 <&gcc GCC_PCIE1_AXI_SLAVE_ARES>,
894				 <&gcc GCC_PCIE1_AHB_ARES>,
895				 <&gcc GCC_PCIE1_AXI_MASTER_STICKY_ARES>;
896			reset-names = "pipe",
897				      "sleep",
898				      "sticky",
899				      "axi_m",
900				      "axi_s",
901				      "ahb",
902				      "axi_m_sticky";
903			status = "disabled";
904
905			pcie@0 {
906				device_type = "pci";
907				reg = <0x0 0x0 0x0 0x0 0x0>;
908				bus-range = <0x01 0xff>;
909
910				#address-cells = <3>;
911				#size-cells = <2>;
912				ranges;
913			};
914		};
915
916		pcie0: pcie@20000000 {
917			compatible = "qcom,pcie-ipq8074-gen3";
918			reg = <0x20000000 0xf1d>,
919			      <0x20000f20 0xa8>,
920			      <0x20001000 0x1000>,
921			      <0x00080000 0x4000>,
922			      <0x20100000 0x1000>;
923			reg-names = "dbi", "elbi", "atu", "parf", "config";
924			device_type = "pci";
925			linux,pci-domain = <0>;
926			bus-range = <0x00 0xff>;
927			num-lanes = <1>;
928			max-link-speed = <3>;
929			#address-cells = <3>;
930			#size-cells = <2>;
931
932			phys = <&pcie_qmp0>;
933			phy-names = "pciephy";
934
935			ranges = <0x81000000 0x0 0x00000000 0x20200000 0x0 0x10000>,   /* I/O */
936				 <0x82000000 0x0 0x20220000 0x20220000 0x0 0xfde0000>; /* MEM */
937
938			interrupts = <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>,
939				     <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>,
940				     <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>,
941				     <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>,
942				     <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>,
943				     <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>,
944				     <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>,
945				     <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>,
946				     <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>;
947			interrupt-names = "msi0",
948					  "msi1",
949					  "msi2",
950					  "msi3",
951					  "msi4",
952					  "msi5",
953					  "msi6",
954					  "msi7",
955					  "global";
956			#interrupt-cells = <1>;
957			interrupt-map-mask = <0 0 0 0x7>;
958			interrupt-map = <0 0 0 1 &intc 0 0 75
959					 IRQ_TYPE_LEVEL_HIGH>, /* int_a */
960					<0 0 0 2 &intc 0 0 78
961					 IRQ_TYPE_LEVEL_HIGH>, /* int_b */
962					<0 0 0 3 &intc 0 0 79
963					 IRQ_TYPE_LEVEL_HIGH>, /* int_c */
964					<0 0 0 4 &intc 0 0 83
965					 IRQ_TYPE_LEVEL_HIGH>; /* int_d */
966
967			clocks = <&gcc GCC_SYS_NOC_PCIE0_AXI_CLK>,
968				 <&gcc GCC_PCIE0_AXI_M_CLK>,
969				 <&gcc GCC_PCIE0_AXI_S_CLK>,
970				 <&gcc GCC_PCIE0_AXI_S_BRIDGE_CLK>,
971				 <&gcc GCC_PCIE0_RCHNG_CLK>;
972			clock-names = "iface",
973				      "axi_m",
974				      "axi_s",
975				      "axi_bridge",
976				      "rchng";
977
978			resets = <&gcc GCC_PCIE0_PIPE_ARES>,
979				 <&gcc GCC_PCIE0_SLEEP_ARES>,
980				 <&gcc GCC_PCIE0_CORE_STICKY_ARES>,
981				 <&gcc GCC_PCIE0_AXI_MASTER_ARES>,
982				 <&gcc GCC_PCIE0_AXI_SLAVE_ARES>,
983				 <&gcc GCC_PCIE0_AHB_ARES>,
984				 <&gcc GCC_PCIE0_AXI_MASTER_STICKY_ARES>,
985				 <&gcc GCC_PCIE0_AXI_SLAVE_STICKY_ARES>;
986			reset-names = "pipe",
987				      "sleep",
988				      "sticky",
989				      "axi_m",
990				      "axi_s",
991				      "ahb",
992				      "axi_m_sticky",
993				      "axi_s_sticky";
994			status = "disabled";
995
996			pcie@0 {
997				device_type = "pci";
998				reg = <0x0 0x0 0x0 0x0 0x0>;
999				bus-range = <0x01 0xff>;
1000
1001				#address-cells = <3>;
1002				#size-cells = <2>;
1003				ranges;
1004			};
1005		};
1006	};
1007
1008	timer {
1009		compatible = "arm,armv8-timer";
1010		interrupts = <GIC_PPI 2 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
1011			     <GIC_PPI 3 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
1012			     <GIC_PPI 4 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
1013			     <GIC_PPI 1 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>;
1014	};
1015
1016	thermal-zones {
1017		nss-top-thermal {
1018			polling-delay-passive = <250>;
1019
1020			thermal-sensors = <&tsens 4>;
1021
1022			trips {
1023				nss-top-crit {
1024					temperature = <110000>;
1025					hysteresis = <1000>;
1026					type = "critical";
1027				};
1028			};
1029		};
1030
1031		nss0-thermal {
1032			polling-delay-passive = <250>;
1033
1034			thermal-sensors = <&tsens 5>;
1035
1036			trips {
1037				nss-0-crit {
1038					temperature = <110000>;
1039					hysteresis = <1000>;
1040					type = "critical";
1041				};
1042			};
1043		};
1044
1045		nss1-thermal {
1046			polling-delay-passive = <250>;
1047
1048			thermal-sensors = <&tsens 6>;
1049
1050			trips {
1051				nss-1-crit {
1052					temperature = <110000>;
1053					hysteresis = <1000>;
1054					type = "critical";
1055				};
1056			};
1057		};
1058
1059		wcss-phya0-thermal {
1060			polling-delay-passive = <250>;
1061
1062			thermal-sensors = <&tsens 7>;
1063
1064			trips {
1065				wcss-phya0-crit {
1066					temperature = <110000>;
1067					hysteresis = <1000>;
1068					type = "critical";
1069				};
1070			};
1071		};
1072
1073		wcss-phya1-thermal {
1074			polling-delay-passive = <250>;
1075
1076			thermal-sensors = <&tsens 8>;
1077
1078			trips {
1079				wcss-phya1-crit {
1080					temperature = <110000>;
1081					hysteresis = <1000>;
1082					type = "critical";
1083				};
1084			};
1085		};
1086
1087		cpu0_thermal: cpu0-thermal {
1088			polling-delay-passive = <250>;
1089
1090			thermal-sensors = <&tsens 9>;
1091
1092			trips {
1093				cpu0-crit {
1094					temperature = <110000>;
1095					hysteresis = <1000>;
1096					type = "critical";
1097				};
1098			};
1099		};
1100
1101		cpu1_thermal: cpu1-thermal {
1102			polling-delay-passive = <250>;
1103
1104			thermal-sensors = <&tsens 10>;
1105
1106			trips {
1107				cpu1-crit {
1108					temperature = <110000>;
1109					hysteresis = <1000>;
1110					type = "critical";
1111				};
1112			};
1113		};
1114
1115		cpu2_thermal: cpu2-thermal {
1116			polling-delay-passive = <250>;
1117
1118			thermal-sensors = <&tsens 11>;
1119
1120			trips {
1121				cpu2-crit {
1122					temperature = <110000>;
1123					hysteresis = <1000>;
1124					type = "critical";
1125				};
1126			};
1127		};
1128
1129		cpu3_thermal: cpu3-thermal {
1130			polling-delay-passive = <250>;
1131
1132			thermal-sensors = <&tsens 12>;
1133
1134			trips {
1135				cpu3-crit {
1136					temperature = <110000>;
1137					hysteresis = <1000>;
1138					type = "critical";
1139				};
1140			};
1141		};
1142
1143		cluster_thermal: cluster-thermal {
1144			polling-delay-passive = <250>;
1145
1146			thermal-sensors = <&tsens 13>;
1147
1148			trips {
1149				cluster-crit {
1150					temperature = <110000>;
1151					hysteresis = <1000>;
1152					type = "critical";
1153				};
1154			};
1155		};
1156
1157		wcss-phyb0-thermal {
1158			polling-delay-passive = <250>;
1159
1160			thermal-sensors = <&tsens 14>;
1161
1162			trips {
1163				wcss-phyb0-crit {
1164					temperature = <110000>;
1165					hysteresis = <1000>;
1166					type = "critical";
1167				};
1168			};
1169		};
1170
1171		wcss-phyb1-thermal {
1172			polling-delay-passive = <250>;
1173
1174			thermal-sensors = <&tsens 15>;
1175
1176			trips {
1177				wcss-phyb1-crit {
1178					temperature = <110000>;
1179					hysteresis = <1000>;
1180					type = "critical";
1181				};
1182			};
1183		};
1184	};
1185};
1186