xref: /linux/scripts/dtc/include-prefixes/arm/nxp/imx/imx7s-warp.dts (revision 724ba6751532055db75992fc6ae21c3e322e94a7)
1*724ba675SRob Herring// SPDX-License-Identifier: (GPL-2.0+ OR MIT)
2*724ba675SRob Herring/*
3*724ba675SRob Herring * Copyright (C) 2016 NXP Semiconductors.
4*724ba675SRob Herring * Author: Fabio Estevam <fabio.estevam@nxp.com>
5*724ba675SRob Herring */
6*724ba675SRob Herring
7*724ba675SRob Herring/dts-v1/;
8*724ba675SRob Herring
9*724ba675SRob Herring#include <dt-bindings/input/input.h>
10*724ba675SRob Herring#include "imx7s.dtsi"
11*724ba675SRob Herring
12*724ba675SRob Herring/ {
13*724ba675SRob Herring	model = "Element14 Warp i.MX7 Board";
14*724ba675SRob Herring	compatible = "element14,imx7s-warp", "fsl,imx7s";
15*724ba675SRob Herring
16*724ba675SRob Herring	memory@80000000 {
17*724ba675SRob Herring		device_type = "memory";
18*724ba675SRob Herring		reg = <0x80000000 0x20000000>;
19*724ba675SRob Herring	};
20*724ba675SRob Herring
21*724ba675SRob Herring	gpio-keys {
22*724ba675SRob Herring		compatible = "gpio-keys";
23*724ba675SRob Herring		pinctrl-0 = <&pinctrl_gpio>;
24*724ba675SRob Herring		autorepeat;
25*724ba675SRob Herring
26*724ba675SRob Herring		back {
27*724ba675SRob Herring			label = "Back";
28*724ba675SRob Herring			gpios = <&gpio7 1 GPIO_ACTIVE_HIGH>;
29*724ba675SRob Herring			linux,code = <KEY_BACK>;
30*724ba675SRob Herring			wakeup-source;
31*724ba675SRob Herring		};
32*724ba675SRob Herring	};
33*724ba675SRob Herring
34*724ba675SRob Herring	reg_brcm: regulator-brcm {
35*724ba675SRob Herring		compatible = "regulator-fixed";
36*724ba675SRob Herring		enable-active-high;
37*724ba675SRob Herring		gpio = <&gpio5 10 GPIO_ACTIVE_HIGH>;
38*724ba675SRob Herring		pinctrl-names = "default";
39*724ba675SRob Herring		pinctrl-0 = <&pinctrl_brcm_reg>;
40*724ba675SRob Herring		regulator-name = "brcm_reg";
41*724ba675SRob Herring		regulator-min-microvolt = <3300000>;
42*724ba675SRob Herring		regulator-max-microvolt = <3300000>;
43*724ba675SRob Herring		startup-delay-us = <200000>;
44*724ba675SRob Herring	};
45*724ba675SRob Herring
46*724ba675SRob Herring	reg_bt: regulator-bt {
47*724ba675SRob Herring		compatible = "regulator-fixed";
48*724ba675SRob Herring		pinctrl-names = "default";
49*724ba675SRob Herring		pinctrl-0 = <&pinctrl_bt_reg>;
50*724ba675SRob Herring		enable-active-high;
51*724ba675SRob Herring		gpio = <&gpio5 17 GPIO_ACTIVE_HIGH>;
52*724ba675SRob Herring		regulator-name = "bt_reg";
53*724ba675SRob Herring		regulator-min-microvolt = <3300000>;
54*724ba675SRob Herring		regulator-max-microvolt = <3300000>;
55*724ba675SRob Herring		regulator-always-on;
56*724ba675SRob Herring	};
57*724ba675SRob Herring
58*724ba675SRob Herring	reg_peri_3p15v: regulator-peri-3p15v {
59*724ba675SRob Herring		compatible = "regulator-fixed";
60*724ba675SRob Herring		regulator-name = "peri_3p15v_reg";
61*724ba675SRob Herring		regulator-min-microvolt = <3150000>;
62*724ba675SRob Herring		regulator-max-microvolt = <3150000>;
63*724ba675SRob Herring		regulator-always-on;
64*724ba675SRob Herring	};
65*724ba675SRob Herring
66*724ba675SRob Herring	sound {
67*724ba675SRob Herring		compatible = "simple-audio-card";
68*724ba675SRob Herring		simple-audio-card,name = "imx7-sgtl5000";
69*724ba675SRob Herring		simple-audio-card,format = "i2s";
70*724ba675SRob Herring		simple-audio-card,bitclock-master = <&dailink_master>;
71*724ba675SRob Herring		simple-audio-card,frame-master = <&dailink_master>;
72*724ba675SRob Herring		simple-audio-card,cpu {
73*724ba675SRob Herring			sound-dai = <&sai1>;
74*724ba675SRob Herring		};
75*724ba675SRob Herring
76*724ba675SRob Herring		dailink_master: simple-audio-card,codec {
77*724ba675SRob Herring			sound-dai = <&codec>;
78*724ba675SRob Herring			clocks = <&clks IMX7D_AUDIO_MCLK_ROOT_DIV>;
79*724ba675SRob Herring		};
80*724ba675SRob Herring	};
81*724ba675SRob Herring};
82*724ba675SRob Herring
83*724ba675SRob Herring&clks {
84*724ba675SRob Herring	assigned-clocks = <&clks IMX7D_PLL_AUDIO_POST_DIV>;
85*724ba675SRob Herring	assigned-clock-rates = <884736000>;
86*724ba675SRob Herring};
87*724ba675SRob Herring
88*724ba675SRob Herring&csi {
89*724ba675SRob Herring	status = "okay";
90*724ba675SRob Herring};
91*724ba675SRob Herring
92*724ba675SRob Herring&i2c1 {
93*724ba675SRob Herring	pinctrl-names = "default";
94*724ba675SRob Herring	pinctrl-0 = <&pinctrl_i2c1>;
95*724ba675SRob Herring	status = "okay";
96*724ba675SRob Herring
97*724ba675SRob Herring	pmic: pmic@8 {
98*724ba675SRob Herring		compatible = "fsl,pfuze3000";
99*724ba675SRob Herring		reg = <0x08>;
100*724ba675SRob Herring
101*724ba675SRob Herring		regulators {
102*724ba675SRob Herring			sw1a_reg: sw1a {
103*724ba675SRob Herring				regulator-min-microvolt = <700000>;
104*724ba675SRob Herring				regulator-max-microvolt = <1475000>;
105*724ba675SRob Herring				regulator-boot-on;
106*724ba675SRob Herring				regulator-always-on;
107*724ba675SRob Herring				regulator-ramp-delay = <6250>;
108*724ba675SRob Herring			};
109*724ba675SRob Herring
110*724ba675SRob Herring			/* use sw1c_reg to align with pfuze100/pfuze200 */
111*724ba675SRob Herring			sw1c_reg: sw1b {
112*724ba675SRob Herring				regulator-min-microvolt = <700000>;
113*724ba675SRob Herring				regulator-max-microvolt = <1475000>;
114*724ba675SRob Herring				regulator-boot-on;
115*724ba675SRob Herring				regulator-always-on;
116*724ba675SRob Herring				regulator-ramp-delay = <6250>;
117*724ba675SRob Herring			};
118*724ba675SRob Herring
119*724ba675SRob Herring			sw2_reg: sw2 {
120*724ba675SRob Herring				regulator-min-microvolt = <1500000>;
121*724ba675SRob Herring				regulator-max-microvolt = <1850000>;
122*724ba675SRob Herring				regulator-boot-on;
123*724ba675SRob Herring				regulator-always-on;
124*724ba675SRob Herring			};
125*724ba675SRob Herring
126*724ba675SRob Herring			sw3a_reg: sw3 {
127*724ba675SRob Herring				regulator-min-microvolt = <900000>;
128*724ba675SRob Herring				regulator-max-microvolt = <1650000>;
129*724ba675SRob Herring				regulator-boot-on;
130*724ba675SRob Herring				regulator-always-on;
131*724ba675SRob Herring			};
132*724ba675SRob Herring
133*724ba675SRob Herring			swbst_reg: swbst {
134*724ba675SRob Herring				regulator-min-microvolt = <5000000>;
135*724ba675SRob Herring				regulator-max-microvolt = <5150000>;
136*724ba675SRob Herring				regulator-boot-on;
137*724ba675SRob Herring				regulator-always-on;
138*724ba675SRob Herring			};
139*724ba675SRob Herring
140*724ba675SRob Herring			snvs_reg: vsnvs {
141*724ba675SRob Herring				regulator-min-microvolt = <1000000>;
142*724ba675SRob Herring				regulator-max-microvolt = <3000000>;
143*724ba675SRob Herring				regulator-boot-on;
144*724ba675SRob Herring				regulator-always-on;
145*724ba675SRob Herring			};
146*724ba675SRob Herring
147*724ba675SRob Herring			vref_reg: vrefddr {
148*724ba675SRob Herring				regulator-boot-on;
149*724ba675SRob Herring				regulator-always-on;
150*724ba675SRob Herring			};
151*724ba675SRob Herring
152*724ba675SRob Herring			vgen1_reg: vldo1 {
153*724ba675SRob Herring				regulator-min-microvolt = <1800000>;
154*724ba675SRob Herring				regulator-max-microvolt = <3300000>;
155*724ba675SRob Herring				regulator-always-on;
156*724ba675SRob Herring			};
157*724ba675SRob Herring
158*724ba675SRob Herring			vgen2_reg: vldo2 {
159*724ba675SRob Herring				regulator-min-microvolt = <800000>;
160*724ba675SRob Herring				regulator-max-microvolt = <1550000>;
161*724ba675SRob Herring			};
162*724ba675SRob Herring
163*724ba675SRob Herring			vgen3_reg: vccsd {
164*724ba675SRob Herring				regulator-min-microvolt = <2850000>;
165*724ba675SRob Herring				regulator-max-microvolt = <3300000>;
166*724ba675SRob Herring				regulator-always-on;
167*724ba675SRob Herring			};
168*724ba675SRob Herring
169*724ba675SRob Herring			vgen4_reg: v33 {
170*724ba675SRob Herring				regulator-min-microvolt = <2850000>;
171*724ba675SRob Herring				regulator-max-microvolt = <3300000>;
172*724ba675SRob Herring				regulator-always-on;
173*724ba675SRob Herring			};
174*724ba675SRob Herring
175*724ba675SRob Herring			vgen5_reg: vldo3 {
176*724ba675SRob Herring				regulator-min-microvolt = <1800000>;
177*724ba675SRob Herring				regulator-max-microvolt = <3300000>;
178*724ba675SRob Herring				regulator-always-on;
179*724ba675SRob Herring			};
180*724ba675SRob Herring
181*724ba675SRob Herring			vgen6_reg: vldo4 {
182*724ba675SRob Herring				regulator-min-microvolt = <1800000>;
183*724ba675SRob Herring				regulator-max-microvolt = <3300000>;
184*724ba675SRob Herring				regulator-always-on;
185*724ba675SRob Herring			};
186*724ba675SRob Herring		};
187*724ba675SRob Herring	};
188*724ba675SRob Herring};
189*724ba675SRob Herring
190*724ba675SRob Herring&i2c2 {
191*724ba675SRob Herring	clock-frequency = <100000>;
192*724ba675SRob Herring	pinctrl-names = "default";
193*724ba675SRob Herring	pinctrl-0 = <&pinctrl_i2c2>;
194*724ba675SRob Herring	status = "okay";
195*724ba675SRob Herring
196*724ba675SRob Herring	ov2680: camera@36 {
197*724ba675SRob Herring		compatible = "ovti,ov2680";
198*724ba675SRob Herring		pinctrl-names = "default";
199*724ba675SRob Herring		pinctrl-0 = <&pinctrl_ov2680>;
200*724ba675SRob Herring		reg = <0x36>;
201*724ba675SRob Herring		clocks = <&osc>;
202*724ba675SRob Herring		clock-names = "xvclk";
203*724ba675SRob Herring		reset-gpios = <&gpio1 3 GPIO_ACTIVE_LOW>;
204*724ba675SRob Herring		DOVDD-supply = <&sw2_reg>;
205*724ba675SRob Herring		DVDD-supply = <&sw2_reg>;
206*724ba675SRob Herring		AVDD-supply = <&reg_peri_3p15v>;
207*724ba675SRob Herring
208*724ba675SRob Herring		port {
209*724ba675SRob Herring			ov2680_to_mipi: endpoint {
210*724ba675SRob Herring				remote-endpoint = <&mipi_from_sensor>;
211*724ba675SRob Herring				clock-lanes = <0>;
212*724ba675SRob Herring				data-lanes = <1>;
213*724ba675SRob Herring			};
214*724ba675SRob Herring		};
215*724ba675SRob Herring	};
216*724ba675SRob Herring};
217*724ba675SRob Herring
218*724ba675SRob Herring&i2c3 {
219*724ba675SRob Herring	clock-frequency = <100000>;
220*724ba675SRob Herring	pinctrl-names = "default";
221*724ba675SRob Herring	pinctrl-0 = <&pinctrl_i2c3>;
222*724ba675SRob Herring	status = "okay";
223*724ba675SRob Herring};
224*724ba675SRob Herring
225*724ba675SRob Herring&i2c4 {
226*724ba675SRob Herring	clock-frequency = <100000>;
227*724ba675SRob Herring	pinctrl-names = "default";
228*724ba675SRob Herring	pinctrl-0 = <&pinctrl_i2c4>;
229*724ba675SRob Herring	status = "okay";
230*724ba675SRob Herring
231*724ba675SRob Herring	codec: sgtl5000@a {
232*724ba675SRob Herring		#sound-dai-cells = <0>;
233*724ba675SRob Herring		reg = <0x0a>;
234*724ba675SRob Herring		compatible = "fsl,sgtl5000";
235*724ba675SRob Herring		clocks = <&clks IMX7D_AUDIO_MCLK_ROOT_DIV>;
236*724ba675SRob Herring		pinctrl-names = "default";
237*724ba675SRob Herring		pinctrl-0 = <&pinctrl_sai1_mclk>;
238*724ba675SRob Herring		VDDA-supply = <&vgen4_reg>;
239*724ba675SRob Herring		VDDIO-supply = <&vgen4_reg>;
240*724ba675SRob Herring		VDDD-supply = <&vgen2_reg>;
241*724ba675SRob Herring	};
242*724ba675SRob Herring
243*724ba675SRob Herring	mpl3115@60 {
244*724ba675SRob Herring		compatible = "fsl,mpl3115";
245*724ba675SRob Herring		reg = <0x60>;
246*724ba675SRob Herring	};
247*724ba675SRob Herring};
248*724ba675SRob Herring
249*724ba675SRob Herring&mipi_csi {
250*724ba675SRob Herring	clock-frequency = <166000000>;
251*724ba675SRob Herring	status = "okay";
252*724ba675SRob Herring
253*724ba675SRob Herring	ports {
254*724ba675SRob Herring		port@0 {
255*724ba675SRob Herring			reg = <0>;
256*724ba675SRob Herring
257*724ba675SRob Herring			mipi_from_sensor: endpoint {
258*724ba675SRob Herring				remote-endpoint = <&ov2680_to_mipi>;
259*724ba675SRob Herring				data-lanes = <1>;
260*724ba675SRob Herring			};
261*724ba675SRob Herring		};
262*724ba675SRob Herring	};
263*724ba675SRob Herring};
264*724ba675SRob Herring
265*724ba675SRob Herring&sai1 {
266*724ba675SRob Herring	pinctrl-names = "default";
267*724ba675SRob Herring	pinctrl-0 = <&pinctrl_sai1>;
268*724ba675SRob Herring	assigned-clocks = <&clks IMX7D_SAI1_ROOT_SRC>,
269*724ba675SRob Herring			  <&clks IMX7D_SAI1_ROOT_CLK>;
270*724ba675SRob Herring	assigned-clock-parents = <&clks IMX7D_PLL_AUDIO_POST_DIV>;
271*724ba675SRob Herring	assigned-clock-rates = <0>, <36864000>;
272*724ba675SRob Herring	status = "okay";
273*724ba675SRob Herring};
274*724ba675SRob Herring
275*724ba675SRob Herring&uart1 {
276*724ba675SRob Herring	pinctrl-names = "default";
277*724ba675SRob Herring	pinctrl-0 = <&pinctrl_uart1>;
278*724ba675SRob Herring	assigned-clocks = <&clks IMX7D_UART1_ROOT_SRC>;
279*724ba675SRob Herring	assigned-clock-parents = <&clks IMX7D_PLL_SYS_MAIN_240M_CLK>;
280*724ba675SRob Herring	status = "okay";
281*724ba675SRob Herring};
282*724ba675SRob Herring
283*724ba675SRob Herring&uart3  {
284*724ba675SRob Herring	pinctrl-names = "default";
285*724ba675SRob Herring	pinctrl-0 = <&pinctrl_uart3>;
286*724ba675SRob Herring	assigned-clocks = <&clks IMX7D_UART3_ROOT_SRC>;
287*724ba675SRob Herring	assigned-clock-parents = <&clks IMX7D_PLL_SYS_MAIN_240M_CLK>;
288*724ba675SRob Herring	uart-has-rtscts;
289*724ba675SRob Herring	status = "okay";
290*724ba675SRob Herring};
291*724ba675SRob Herring
292*724ba675SRob Herring&uart6 {
293*724ba675SRob Herring	pinctrl-names = "default";
294*724ba675SRob Herring	pinctrl-0 = <&pinctrl_uart6>;
295*724ba675SRob Herring	assigned-clocks = <&clks IMX7D_UART6_ROOT_SRC>;
296*724ba675SRob Herring	assigned-clock-parents = <&clks IMX7D_PLL_SYS_MAIN_240M_CLK>;
297*724ba675SRob Herring	fsl,dte-mode;
298*724ba675SRob Herring	status = "okay";
299*724ba675SRob Herring};
300*724ba675SRob Herring
301*724ba675SRob Herring&usbotg1 {
302*724ba675SRob Herring	dr_mode = "peripheral";
303*724ba675SRob Herring	status = "okay";
304*724ba675SRob Herring};
305*724ba675SRob Herring
306*724ba675SRob Herring&usdhc1 {
307*724ba675SRob Herring	pinctrl-names = "default";
308*724ba675SRob Herring	pinctrl-0 = <&pinctrl_usdhc1>;
309*724ba675SRob Herring	bus-width = <4>;
310*724ba675SRob Herring	keep-power-in-suspend;
311*724ba675SRob Herring	no-1-8-v;
312*724ba675SRob Herring	non-removable;
313*724ba675SRob Herring	vmmc-supply = <&reg_brcm>;
314*724ba675SRob Herring	status = "okay";
315*724ba675SRob Herring};
316*724ba675SRob Herring
317*724ba675SRob Herring&usdhc3 {
318*724ba675SRob Herring	pinctrl-names = "default", "state_100mhz", "state_200mhz";
319*724ba675SRob Herring	pinctrl-0 = <&pinctrl_usdhc3>;
320*724ba675SRob Herring	pinctrl-1 = <&pinctrl_usdhc3_100mhz>;
321*724ba675SRob Herring	pinctrl-2 = <&pinctrl_usdhc3_200mhz>;
322*724ba675SRob Herring	assigned-clocks = <&clks IMX7D_USDHC3_ROOT_CLK>;
323*724ba675SRob Herring	assigned-clock-rates = <400000000>;
324*724ba675SRob Herring	bus-width = <8>;
325*724ba675SRob Herring	no-1-8-v;
326*724ba675SRob Herring	fsl,tuning-step = <2>;
327*724ba675SRob Herring	non-removable;
328*724ba675SRob Herring	status = "okay";
329*724ba675SRob Herring};
330*724ba675SRob Herring
331*724ba675SRob Herring&video_mux {
332*724ba675SRob Herring	status = "okay";
333*724ba675SRob Herring};
334*724ba675SRob Herring
335*724ba675SRob Herring&wdog1 {
336*724ba675SRob Herring	pinctrl-names = "default";
337*724ba675SRob Herring	pinctrl-0 = <&pinctrl_wdog>;
338*724ba675SRob Herring	fsl,ext-reset-output;
339*724ba675SRob Herring	status = "okay";
340*724ba675SRob Herring};
341*724ba675SRob Herring
342*724ba675SRob Herring&iomuxc {
343*724ba675SRob Herring	pinctrl_brcm_reg: brcmreggrp {
344*724ba675SRob Herring		fsl,pins = <
345*724ba675SRob Herring			MX7D_PAD_SD2_WP__GPIO5_IO10	0x14 /* WL_REG_ON */
346*724ba675SRob Herring		>;
347*724ba675SRob Herring	};
348*724ba675SRob Herring
349*724ba675SRob Herring	pinctrl_bt_reg: btreggrp {
350*724ba675SRob Herring		fsl,pins = <
351*724ba675SRob Herring			MX7D_PAD_SD2_DATA3__GPIO5_IO17	0x14 /* BT_REG_ON */
352*724ba675SRob Herring		>;
353*724ba675SRob Herring	};
354*724ba675SRob Herring
355*724ba675SRob Herring	pinctrl_gpio: gpiogrp {
356*724ba675SRob Herring		fsl,pins = <
357*724ba675SRob Herring			MX7D_PAD_ENET1_RGMII_RD1__GPIO7_IO1	0x14
358*724ba675SRob Herring		>;
359*724ba675SRob Herring	};
360*724ba675SRob Herring
361*724ba675SRob Herring	pinctrl_i2c1: i2c1grp {
362*724ba675SRob Herring		fsl,pins = <
363*724ba675SRob Herring			MX7D_PAD_I2C1_SDA__I2C1_SDA		0x4000007f
364*724ba675SRob Herring			MX7D_PAD_I2C1_SCL__I2C1_SCL		0x4000007f
365*724ba675SRob Herring		>;
366*724ba675SRob Herring	};
367*724ba675SRob Herring
368*724ba675SRob Herring	pinctrl_i2c2: i2c2grp {
369*724ba675SRob Herring		fsl,pins = <
370*724ba675SRob Herring			MX7D_PAD_I2C2_SDA__I2C2_SDA	0x4000007f
371*724ba675SRob Herring			MX7D_PAD_I2C2_SCL__I2C2_SCL	0x4000007f
372*724ba675SRob Herring		>;
373*724ba675SRob Herring	};
374*724ba675SRob Herring
375*724ba675SRob Herring	pinctrl_i2c3: i2c3grp {
376*724ba675SRob Herring		fsl,pins = <
377*724ba675SRob Herring			MX7D_PAD_I2C3_SDA__I2C3_SDA	0x4000007f
378*724ba675SRob Herring			MX7D_PAD_I2C3_SCL__I2C3_SCL	0x4000007f
379*724ba675SRob Herring		>;
380*724ba675SRob Herring	};
381*724ba675SRob Herring
382*724ba675SRob Herring	pinctrl_i2c4: i2c4grp {
383*724ba675SRob Herring		fsl,pins = <
384*724ba675SRob Herring			MX7D_PAD_I2C4_SCL__I2C4_SCL	0x4000007f
385*724ba675SRob Herring			MX7D_PAD_I2C4_SDA__I2C4_SDA	0x4000007f
386*724ba675SRob Herring		>;
387*724ba675SRob Herring	};
388*724ba675SRob Herring
389*724ba675SRob Herring	pinctrl_ov2680: ov2660grp {
390*724ba675SRob Herring		fsl,pins = <
391*724ba675SRob Herring			MX7D_PAD_LPSR_GPIO1_IO03__GPIO1_IO3	0x14
392*724ba675SRob Herring		>;
393*724ba675SRob Herring	};
394*724ba675SRob Herring
395*724ba675SRob Herring	pinctrl_sai1: sai1grp {
396*724ba675SRob Herring		fsl,pins = <
397*724ba675SRob Herring			MX7D_PAD_SAI1_RX_DATA__SAI1_RX_DATA0	0x1f
398*724ba675SRob Herring			MX7D_PAD_SAI1_TX_BCLK__SAI1_TX_BCLK	0x1f
399*724ba675SRob Herring			MX7D_PAD_SAI1_TX_SYNC__SAI1_TX_SYNC	0x1f
400*724ba675SRob Herring			MX7D_PAD_SAI1_TX_DATA__SAI1_TX_DATA0	0x30
401*724ba675SRob Herring		>;
402*724ba675SRob Herring	};
403*724ba675SRob Herring
404*724ba675SRob Herring	pinctrl_sai1_mclk: sai1mclkgrp {
405*724ba675SRob Herring		fsl,pins = <
406*724ba675SRob Herring			MX7D_PAD_SAI1_MCLK__SAI1_MCLK           0x1f
407*724ba675SRob Herring		>;
408*724ba675SRob Herring	};
409*724ba675SRob Herring
410*724ba675SRob Herring	pinctrl_uart1: uart1grp {
411*724ba675SRob Herring		fsl,pins = <
412*724ba675SRob Herring			MX7D_PAD_UART1_TX_DATA__UART1_DCE_TX	0x79
413*724ba675SRob Herring			MX7D_PAD_UART1_RX_DATA__UART1_DCE_RX	0x79
414*724ba675SRob Herring		>;
415*724ba675SRob Herring	};
416*724ba675SRob Herring
417*724ba675SRob Herring	pinctrl_uart3: uart3grp {
418*724ba675SRob Herring		fsl,pins = <
419*724ba675SRob Herring			MX7D_PAD_UART3_TX_DATA__UART3_DCE_TX	0x79
420*724ba675SRob Herring			MX7D_PAD_UART3_RX_DATA__UART3_DCE_RX	0x79
421*724ba675SRob Herring			MX7D_PAD_UART3_CTS_B__UART3_DCE_CTS	0x79
422*724ba675SRob Herring			MX7D_PAD_UART3_RTS_B__UART3_DCE_RTS	0x79
423*724ba675SRob Herring		>;
424*724ba675SRob Herring	};
425*724ba675SRob Herring
426*724ba675SRob Herring	pinctrl_uart6: uart6grp {
427*724ba675SRob Herring		fsl,pins = <
428*724ba675SRob Herring			MX7D_PAD_ECSPI1_MOSI__UART6_DTE_RX	0x79
429*724ba675SRob Herring			MX7D_PAD_ECSPI1_SCLK__UART6_DTE_TX	0x79
430*724ba675SRob Herring		>;
431*724ba675SRob Herring	};
432*724ba675SRob Herring
433*724ba675SRob Herring	pinctrl_usdhc1: usdhc1grp {
434*724ba675SRob Herring		fsl,pins = <
435*724ba675SRob Herring			MX7D_PAD_SD1_CMD__SD1_CMD	0x59
436*724ba675SRob Herring			MX7D_PAD_SD1_CLK__SD1_CLK	0x19
437*724ba675SRob Herring			MX7D_PAD_SD1_DATA0__SD1_DATA0	0x59
438*724ba675SRob Herring			MX7D_PAD_SD1_DATA1__SD1_DATA1	0x59
439*724ba675SRob Herring			MX7D_PAD_SD1_DATA2__SD1_DATA2	0x59
440*724ba675SRob Herring			MX7D_PAD_SD1_DATA3__SD1_DATA3	0x59
441*724ba675SRob Herring			MX7D_PAD_SD2_RESET_B__GPIO5_IO11 0x14 /* WL_HOST_WAKE */
442*724ba675SRob Herring		>;
443*724ba675SRob Herring	};
444*724ba675SRob Herring
445*724ba675SRob Herring	pinctrl_usdhc3: usdhc3grp {
446*724ba675SRob Herring		fsl,pins = <
447*724ba675SRob Herring			MX7D_PAD_SD3_CMD__SD3_CMD		0x59
448*724ba675SRob Herring			MX7D_PAD_SD3_CLK__SD3_CLK		0x19
449*724ba675SRob Herring			MX7D_PAD_SD3_DATA0__SD3_DATA0		0x59
450*724ba675SRob Herring			MX7D_PAD_SD3_DATA1__SD3_DATA1		0x59
451*724ba675SRob Herring			MX7D_PAD_SD3_DATA2__SD3_DATA2		0x59
452*724ba675SRob Herring			MX7D_PAD_SD3_DATA3__SD3_DATA3		0x59
453*724ba675SRob Herring			MX7D_PAD_SD3_DATA4__SD3_DATA4		0x59
454*724ba675SRob Herring			MX7D_PAD_SD3_DATA5__SD3_DATA5		0x59
455*724ba675SRob Herring			MX7D_PAD_SD3_DATA6__SD3_DATA6		0x59
456*724ba675SRob Herring			MX7D_PAD_SD3_DATA7__SD3_DATA7		0x59
457*724ba675SRob Herring			MX7D_PAD_SD3_RESET_B__SD3_RESET_B	0x19
458*724ba675SRob Herring		>;
459*724ba675SRob Herring	};
460*724ba675SRob Herring
461*724ba675SRob Herring	pinctrl_usdhc3_100mhz: usdhc3grp_100mhz {
462*724ba675SRob Herring		fsl,pins = <
463*724ba675SRob Herring			MX7D_PAD_SD3_CMD__SD3_CMD		0x5a
464*724ba675SRob Herring			MX7D_PAD_SD3_CLK__SD3_CLK		0x1a
465*724ba675SRob Herring			MX7D_PAD_SD3_DATA0__SD3_DATA0		0x5a
466*724ba675SRob Herring			MX7D_PAD_SD3_DATA1__SD3_DATA1		0x5a
467*724ba675SRob Herring			MX7D_PAD_SD3_DATA2__SD3_DATA2		0x5a
468*724ba675SRob Herring			MX7D_PAD_SD3_DATA3__SD3_DATA3		0x5a
469*724ba675SRob Herring			MX7D_PAD_SD3_DATA4__SD3_DATA4		0x5a
470*724ba675SRob Herring			MX7D_PAD_SD3_DATA5__SD3_DATA5		0x5a
471*724ba675SRob Herring			MX7D_PAD_SD3_DATA6__SD3_DATA6		0x5a
472*724ba675SRob Herring			MX7D_PAD_SD3_DATA7__SD3_DATA7		0x5a
473*724ba675SRob Herring			MX7D_PAD_SD3_RESET_B__SD3_RESET_B	0x1a
474*724ba675SRob Herring		>;
475*724ba675SRob Herring	};
476*724ba675SRob Herring
477*724ba675SRob Herring	pinctrl_usdhc3_200mhz: usdhc3grp_200mhz {
478*724ba675SRob Herring		fsl,pins = <
479*724ba675SRob Herring			MX7D_PAD_SD3_CMD__SD3_CMD		0x5b
480*724ba675SRob Herring			MX7D_PAD_SD3_CLK__SD3_CLK		0x1b
481*724ba675SRob Herring			MX7D_PAD_SD3_DATA0__SD3_DATA0		0x5b
482*724ba675SRob Herring			MX7D_PAD_SD3_DATA1__SD3_DATA1		0x5b
483*724ba675SRob Herring			MX7D_PAD_SD3_DATA2__SD3_DATA2		0x5b
484*724ba675SRob Herring			MX7D_PAD_SD3_DATA3__SD3_DATA3		0x5b
485*724ba675SRob Herring			MX7D_PAD_SD3_DATA4__SD3_DATA4		0x5b
486*724ba675SRob Herring			MX7D_PAD_SD3_DATA5__SD3_DATA5		0x5b
487*724ba675SRob Herring			MX7D_PAD_SD3_DATA6__SD3_DATA6		0x5b
488*724ba675SRob Herring			MX7D_PAD_SD3_DATA7__SD3_DATA7		0x5b
489*724ba675SRob Herring			MX7D_PAD_SD3_RESET_B__SD3_RESET_B	0x1b
490*724ba675SRob Herring		>;
491*724ba675SRob Herring	};
492*724ba675SRob Herring};
493*724ba675SRob Herring
494*724ba675SRob Herring&iomuxc_lpsr {
495*724ba675SRob Herring	pinctrl_wdog: wdoggrp {
496*724ba675SRob Herring		fsl,pins = <
497*724ba675SRob Herring			MX7D_PAD_LPSR_GPIO1_IO00__WDOG1_WDOG_B	0x74
498*724ba675SRob Herring		>;
499*724ba675SRob Herring	};
500*724ba675SRob Herring};
501