xref: /linux/scripts/dtc/include-prefixes/arm/nxp/imx/imx6ul-kontron-sl-common.dtsi (revision 724ba6751532055db75992fc6ae21c3e322e94a7)
1*724ba675SRob Herring// SPDX-License-Identifier: GPL-2.0
2*724ba675SRob Herring/*
3*724ba675SRob Herring * Copyright (C) 2017 exceet electronics GmbH
4*724ba675SRob Herring * Copyright (C) 2018 Kontron Electronics GmbH
5*724ba675SRob Herring * Copyright (c) 2019 Krzysztof Kozlowski <krzk@kernel.org>
6*724ba675SRob Herring */
7*724ba675SRob Herring
8*724ba675SRob Herring#include <dt-bindings/gpio/gpio.h>
9*724ba675SRob Herring
10*724ba675SRob Herring/ {
11*724ba675SRob Herring	chosen {
12*724ba675SRob Herring		stdout-path = &uart4;
13*724ba675SRob Herring	};
14*724ba675SRob Herring
15*724ba675SRob Herring	memory@80000000 {
16*724ba675SRob Herring		reg = <0x80000000 0x10000000>;
17*724ba675SRob Herring		device_type = "memory";
18*724ba675SRob Herring	};
19*724ba675SRob Herring};
20*724ba675SRob Herring
21*724ba675SRob Herring&ecspi2 {
22*724ba675SRob Herring	cs-gpios = <&gpio4 22 GPIO_ACTIVE_LOW>;
23*724ba675SRob Herring	pinctrl-names = "default";
24*724ba675SRob Herring	pinctrl-0 = <&pinctrl_ecspi2>;
25*724ba675SRob Herring	status = "okay";
26*724ba675SRob Herring
27*724ba675SRob Herring	flash@0 {
28*724ba675SRob Herring		compatible = "mxicy,mx25v8035f", "jedec,spi-nor";
29*724ba675SRob Herring		spi-max-frequency = <50000000>;
30*724ba675SRob Herring		reg = <0>;
31*724ba675SRob Herring	};
32*724ba675SRob Herring};
33*724ba675SRob Herring
34*724ba675SRob Herring&fec1 {
35*724ba675SRob Herring	pinctrl-names = "default";
36*724ba675SRob Herring	pinctrl-0 = <&pinctrl_enet1 &pinctrl_enet1_mdio>;
37*724ba675SRob Herring	phy-mode = "rmii";
38*724ba675SRob Herring	phy-handle = <&ethphy1>;
39*724ba675SRob Herring	status = "okay";
40*724ba675SRob Herring
41*724ba675SRob Herring	mdio {
42*724ba675SRob Herring		#address-cells = <1>;
43*724ba675SRob Herring		#size-cells = <0>;
44*724ba675SRob Herring
45*724ba675SRob Herring		ethphy1: ethernet-phy@1 {
46*724ba675SRob Herring			reg = <1>;
47*724ba675SRob Herring			micrel,led-mode = <0>;
48*724ba675SRob Herring			clocks = <&clks IMX6UL_CLK_ENET_REF>;
49*724ba675SRob Herring			clock-names = "rmii-ref";
50*724ba675SRob Herring		};
51*724ba675SRob Herring	};
52*724ba675SRob Herring};
53*724ba675SRob Herring
54*724ba675SRob Herring&fec2 {
55*724ba675SRob Herring	phy-mode = "rmii";
56*724ba675SRob Herring	status = "disabled";
57*724ba675SRob Herring};
58*724ba675SRob Herring
59*724ba675SRob Herring&qspi {
60*724ba675SRob Herring	pinctrl-names = "default";
61*724ba675SRob Herring	pinctrl-0 = <&pinctrl_qspi>;
62*724ba675SRob Herring	status = "okay";
63*724ba675SRob Herring
64*724ba675SRob Herring	spi-flash@0 {
65*724ba675SRob Herring		#address-cells = <1>;
66*724ba675SRob Herring		#size-cells = <1>;
67*724ba675SRob Herring		compatible = "spi-nand";
68*724ba675SRob Herring		spi-max-frequency = <104000000>;
69*724ba675SRob Herring		spi-tx-bus-width = <4>;
70*724ba675SRob Herring		spi-rx-bus-width = <4>;
71*724ba675SRob Herring		reg = <0>;
72*724ba675SRob Herring	};
73*724ba675SRob Herring};
74*724ba675SRob Herring
75*724ba675SRob Herring&wdog1 {
76*724ba675SRob Herring	pinctrl-names = "default";
77*724ba675SRob Herring	pinctrl-0 = <&pinctrl_wdog>;
78*724ba675SRob Herring	fsl,ext-reset-output;
79*724ba675SRob Herring	status = "okay";
80*724ba675SRob Herring};
81*724ba675SRob Herring
82*724ba675SRob Herring&iomuxc {
83*724ba675SRob Herring	pinctrl-names = "default";
84*724ba675SRob Herring	pinctrl-0 = <&pinctrl_reset_out>;
85*724ba675SRob Herring
86*724ba675SRob Herring	pinctrl_ecspi2: ecspi2grp {
87*724ba675SRob Herring		fsl,pins = <
88*724ba675SRob Herring			MX6UL_PAD_CSI_DATA03__ECSPI2_MISO      0x100b1
89*724ba675SRob Herring			MX6UL_PAD_CSI_DATA02__ECSPI2_MOSI      0x100b1
90*724ba675SRob Herring			MX6UL_PAD_CSI_DATA00__ECSPI2_SCLK      0x100b1
91*724ba675SRob Herring			MX6UL_PAD_CSI_DATA01__GPIO4_IO22       0x100b1
92*724ba675SRob Herring		>;
93*724ba675SRob Herring	};
94*724ba675SRob Herring
95*724ba675SRob Herring	pinctrl_enet1: enet1grp {
96*724ba675SRob Herring		fsl,pins = <
97*724ba675SRob Herring			MX6UL_PAD_ENET1_RX_EN__ENET1_RX_EN      0x1b0b0
98*724ba675SRob Herring			MX6UL_PAD_ENET1_RX_ER__ENET1_RX_ER      0x1b0b0
99*724ba675SRob Herring			MX6UL_PAD_ENET1_RX_DATA0__ENET1_RDATA00 0x1b0b0
100*724ba675SRob Herring			MX6UL_PAD_ENET1_RX_DATA1__ENET1_RDATA01 0x1b0b0
101*724ba675SRob Herring			MX6UL_PAD_ENET1_TX_EN__ENET1_TX_EN      0x1b0b0
102*724ba675SRob Herring			MX6UL_PAD_ENET1_TX_DATA0__ENET1_TDATA00 0x1b0b0
103*724ba675SRob Herring			MX6UL_PAD_ENET1_TX_DATA1__ENET1_TDATA01 0x1b0b0
104*724ba675SRob Herring			MX6UL_PAD_ENET1_TX_CLK__ENET1_REF_CLK1  0x4001b009
105*724ba675SRob Herring		>;
106*724ba675SRob Herring	};
107*724ba675SRob Herring
108*724ba675SRob Herring	pinctrl_enet1_mdio: enet1mdiogrp {
109*724ba675SRob Herring		fsl,pins = <
110*724ba675SRob Herring			MX6UL_PAD_GPIO1_IO07__ENET1_MDC         0x1b0b0
111*724ba675SRob Herring			MX6UL_PAD_GPIO1_IO06__ENET1_MDIO        0x1b0b0
112*724ba675SRob Herring		>;
113*724ba675SRob Herring	};
114*724ba675SRob Herring
115*724ba675SRob Herring	pinctrl_qspi: qspigrp {
116*724ba675SRob Herring		fsl,pins = <
117*724ba675SRob Herring			MX6UL_PAD_NAND_WP_B__QSPI_A_SCLK        0x70a1
118*724ba675SRob Herring			MX6UL_PAD_NAND_READY_B__QSPI_A_DATA00   0x70a1
119*724ba675SRob Herring			MX6UL_PAD_NAND_CE0_B__QSPI_A_DATA01     0x70a1
120*724ba675SRob Herring			MX6UL_PAD_NAND_CE1_B__QSPI_A_DATA02     0x70a1
121*724ba675SRob Herring			MX6UL_PAD_NAND_CLE__QSPI_A_DATA03       0x70a1
122*724ba675SRob Herring			MX6UL_PAD_NAND_DQS__QSPI_A_SS0_B        0x70a1
123*724ba675SRob Herring		>;
124*724ba675SRob Herring	};
125*724ba675SRob Herring
126*724ba675SRob Herring	pinctrl_reset_out: rstoutgrp {
127*724ba675SRob Herring		fsl,pins = <
128*724ba675SRob Herring			MX6UL_PAD_SNVS_TAMPER9__GPIO5_IO09      0x1b0b0
129*724ba675SRob Herring		>;
130*724ba675SRob Herring	};
131*724ba675SRob Herring
132*724ba675SRob Herring	pinctrl_wdog: wdoggrp {
133*724ba675SRob Herring		fsl,pins = <
134*724ba675SRob Herring			MX6UL_PAD_GPIO1_IO09__WDOG1_WDOG_ANY    0x18b0
135*724ba675SRob Herring		>;
136*724ba675SRob Herring	};
137*724ba675SRob Herring};
138