1724ba675SRob Herring// SPDX-License-Identifier: GPL-2.0+ 2724ba675SRob Herring// 3724ba675SRob Herring// Copyright 2011 Freescale Semiconductor, Inc. 4724ba675SRob Herring// Copyright 2011 Linaro Ltd. 5724ba675SRob Herring 6724ba675SRob Herring#include <dt-bindings/clock/imx6qdl-clock.h> 7724ba675SRob Herring#include <dt-bindings/input/input.h> 8724ba675SRob Herring#include <dt-bindings/interrupt-controller/arm-gic.h> 9724ba675SRob Herring 10724ba675SRob Herring/ { 11724ba675SRob Herring #address-cells = <1>; 12724ba675SRob Herring #size-cells = <1>; 13724ba675SRob Herring /* 14724ba675SRob Herring * The decompressor and also some bootloaders rely on a 15724ba675SRob Herring * pre-existing /chosen node to be available to insert the 16724ba675SRob Herring * command line and merge other ATAGS info. 17724ba675SRob Herring */ 18724ba675SRob Herring chosen {}; 19724ba675SRob Herring 20724ba675SRob Herring aliases { 21724ba675SRob Herring ethernet0 = &fec; 22724ba675SRob Herring can0 = &can1; 23724ba675SRob Herring can1 = &can2; 24724ba675SRob Herring gpio0 = &gpio1; 25724ba675SRob Herring gpio1 = &gpio2; 26724ba675SRob Herring gpio2 = &gpio3; 27724ba675SRob Herring gpio3 = &gpio4; 28724ba675SRob Herring gpio4 = &gpio5; 29724ba675SRob Herring gpio5 = &gpio6; 30724ba675SRob Herring gpio6 = &gpio7; 31724ba675SRob Herring i2c0 = &i2c1; 32724ba675SRob Herring i2c1 = &i2c2; 33724ba675SRob Herring i2c2 = &i2c3; 34724ba675SRob Herring ipu0 = &ipu1; 35724ba675SRob Herring mmc0 = &usdhc1; 36724ba675SRob Herring mmc1 = &usdhc2; 37724ba675SRob Herring mmc2 = &usdhc3; 38724ba675SRob Herring mmc3 = &usdhc4; 39724ba675SRob Herring serial0 = &uart1; 40724ba675SRob Herring serial1 = &uart2; 41724ba675SRob Herring serial2 = &uart3; 42724ba675SRob Herring serial3 = &uart4; 43724ba675SRob Herring serial4 = &uart5; 44724ba675SRob Herring spi0 = &ecspi1; 45724ba675SRob Herring spi1 = &ecspi2; 46724ba675SRob Herring spi2 = &ecspi3; 47724ba675SRob Herring spi3 = &ecspi4; 48724ba675SRob Herring usb0 = &usbotg; 49724ba675SRob Herring usb1 = &usbh1; 50724ba675SRob Herring usb2 = &usbh2; 51724ba675SRob Herring usb3 = &usbh3; 52724ba675SRob Herring usbphy0 = &usbphy1; 53724ba675SRob Herring usbphy1 = &usbphy2; 54724ba675SRob Herring }; 55724ba675SRob Herring 56724ba675SRob Herring clocks { 57724ba675SRob Herring ckil { 58724ba675SRob Herring compatible = "fixed-clock"; 59724ba675SRob Herring #clock-cells = <0>; 60724ba675SRob Herring clock-frequency = <32768>; 61724ba675SRob Herring }; 62724ba675SRob Herring 63724ba675SRob Herring ckih1 { 64724ba675SRob Herring compatible = "fixed-clock"; 65724ba675SRob Herring #clock-cells = <0>; 66724ba675SRob Herring clock-frequency = <0>; 67724ba675SRob Herring }; 68724ba675SRob Herring 69724ba675SRob Herring osc { 70724ba675SRob Herring compatible = "fixed-clock"; 71724ba675SRob Herring #clock-cells = <0>; 72724ba675SRob Herring clock-frequency = <24000000>; 73724ba675SRob Herring }; 74724ba675SRob Herring }; 75724ba675SRob Herring 76724ba675SRob Herring ldb: ldb { 77724ba675SRob Herring #address-cells = <1>; 78724ba675SRob Herring #size-cells = <0>; 79724ba675SRob Herring compatible = "fsl,imx6q-ldb", "fsl,imx53-ldb"; 80724ba675SRob Herring gpr = <&gpr>; 81724ba675SRob Herring status = "disabled"; 82724ba675SRob Herring 83724ba675SRob Herring lvds-channel@0 { 84724ba675SRob Herring #address-cells = <1>; 85724ba675SRob Herring #size-cells = <0>; 86724ba675SRob Herring reg = <0>; 87724ba675SRob Herring status = "disabled"; 88724ba675SRob Herring 89724ba675SRob Herring port@0 { 90724ba675SRob Herring reg = <0>; 91724ba675SRob Herring 92724ba675SRob Herring lvds0_mux_0: endpoint { 93724ba675SRob Herring remote-endpoint = <&ipu1_di0_lvds0>; 94724ba675SRob Herring }; 95724ba675SRob Herring }; 96724ba675SRob Herring 97724ba675SRob Herring port@1 { 98724ba675SRob Herring reg = <1>; 99724ba675SRob Herring 100724ba675SRob Herring lvds0_mux_1: endpoint { 101724ba675SRob Herring remote-endpoint = <&ipu1_di1_lvds0>; 102724ba675SRob Herring }; 103724ba675SRob Herring }; 104724ba675SRob Herring }; 105724ba675SRob Herring 106724ba675SRob Herring lvds-channel@1 { 107724ba675SRob Herring #address-cells = <1>; 108724ba675SRob Herring #size-cells = <0>; 109724ba675SRob Herring reg = <1>; 110724ba675SRob Herring status = "disabled"; 111724ba675SRob Herring 112724ba675SRob Herring port@0 { 113724ba675SRob Herring reg = <0>; 114724ba675SRob Herring 115724ba675SRob Herring lvds1_mux_0: endpoint { 116724ba675SRob Herring remote-endpoint = <&ipu1_di0_lvds1>; 117724ba675SRob Herring }; 118724ba675SRob Herring }; 119724ba675SRob Herring 120724ba675SRob Herring port@1 { 121724ba675SRob Herring reg = <1>; 122724ba675SRob Herring 123724ba675SRob Herring lvds1_mux_1: endpoint { 124724ba675SRob Herring remote-endpoint = <&ipu1_di1_lvds1>; 125724ba675SRob Herring }; 126724ba675SRob Herring }; 127724ba675SRob Herring }; 128724ba675SRob Herring }; 129724ba675SRob Herring 130724ba675SRob Herring pmu: pmu { 131724ba675SRob Herring compatible = "arm,cortex-a9-pmu"; 132724ba675SRob Herring interrupt-parent = <&gpc>; 133724ba675SRob Herring interrupts = <0 94 IRQ_TYPE_LEVEL_HIGH>; 134724ba675SRob Herring }; 135724ba675SRob Herring 136724ba675SRob Herring usbphynop1: usbphynop1 { 137724ba675SRob Herring compatible = "usb-nop-xceiv"; 138724ba675SRob Herring #phy-cells = <0>; 139724ba675SRob Herring }; 140724ba675SRob Herring 141724ba675SRob Herring usbphynop2: usbphynop2 { 142724ba675SRob Herring compatible = "usb-nop-xceiv"; 143724ba675SRob Herring #phy-cells = <0>; 144724ba675SRob Herring }; 145724ba675SRob Herring 146724ba675SRob Herring soc: soc { 147724ba675SRob Herring #address-cells = <1>; 148724ba675SRob Herring #size-cells = <1>; 149724ba675SRob Herring compatible = "simple-bus"; 150724ba675SRob Herring interrupt-parent = <&gpc>; 151724ba675SRob Herring ranges; 152724ba675SRob Herring 153724ba675SRob Herring dma_apbh: dma-controller@110000 { 154724ba675SRob Herring compatible = "fsl,imx6q-dma-apbh", "fsl,imx28-dma-apbh"; 155724ba675SRob Herring reg = <0x00110000 0x2000>; 156724ba675SRob Herring interrupts = <0 13 IRQ_TYPE_LEVEL_HIGH>, 157724ba675SRob Herring <0 13 IRQ_TYPE_LEVEL_HIGH>, 158724ba675SRob Herring <0 13 IRQ_TYPE_LEVEL_HIGH>, 159724ba675SRob Herring <0 13 IRQ_TYPE_LEVEL_HIGH>; 160724ba675SRob Herring #dma-cells = <1>; 161724ba675SRob Herring dma-channels = <4>; 162724ba675SRob Herring clocks = <&clks IMX6QDL_CLK_APBH_DMA>; 163724ba675SRob Herring }; 164724ba675SRob Herring 165724ba675SRob Herring gpmi: nand-controller@112000 { 166724ba675SRob Herring compatible = "fsl,imx6q-gpmi-nand"; 167724ba675SRob Herring reg = <0x00112000 0x2000>, <0x00114000 0x2000>; 168724ba675SRob Herring reg-names = "gpmi-nand", "bch"; 169724ba675SRob Herring interrupts = <0 15 IRQ_TYPE_LEVEL_HIGH>; 170724ba675SRob Herring interrupt-names = "bch"; 171724ba675SRob Herring clocks = <&clks IMX6QDL_CLK_GPMI_IO>, 172724ba675SRob Herring <&clks IMX6QDL_CLK_GPMI_APB>, 173724ba675SRob Herring <&clks IMX6QDL_CLK_GPMI_BCH>, 174724ba675SRob Herring <&clks IMX6QDL_CLK_GPMI_BCH_APB>, 175724ba675SRob Herring <&clks IMX6QDL_CLK_PER1_BCH>; 176724ba675SRob Herring clock-names = "gpmi_io", "gpmi_apb", "gpmi_bch", 177724ba675SRob Herring "gpmi_bch_apb", "per1_bch"; 178724ba675SRob Herring dmas = <&dma_apbh 0>; 179724ba675SRob Herring dma-names = "rx-tx"; 180724ba675SRob Herring status = "disabled"; 181724ba675SRob Herring }; 182724ba675SRob Herring 183724ba675SRob Herring hdmi: hdmi@120000 { 184724ba675SRob Herring reg = <0x00120000 0x9000>; 185724ba675SRob Herring interrupts = <0 115 0x04>; 186724ba675SRob Herring gpr = <&gpr>; 187724ba675SRob Herring clocks = <&clks IMX6QDL_CLK_HDMI_IAHB>, 188724ba675SRob Herring <&clks IMX6QDL_CLK_HDMI_ISFR>; 189724ba675SRob Herring clock-names = "iahb", "isfr"; 190724ba675SRob Herring status = "disabled"; 191724ba675SRob Herring 192724ba675SRob Herring ports { 193724ba675SRob Herring #address-cells = <1>; 194724ba675SRob Herring #size-cells = <0>; 195724ba675SRob Herring 196724ba675SRob Herring port@0 { 197724ba675SRob Herring reg = <0>; 198724ba675SRob Herring 199724ba675SRob Herring hdmi_mux_0: endpoint { 200724ba675SRob Herring remote-endpoint = <&ipu1_di0_hdmi>; 201724ba675SRob Herring }; 202724ba675SRob Herring }; 203724ba675SRob Herring 204724ba675SRob Herring port@1 { 205724ba675SRob Herring reg = <1>; 206724ba675SRob Herring 207724ba675SRob Herring hdmi_mux_1: endpoint { 208724ba675SRob Herring remote-endpoint = <&ipu1_di1_hdmi>; 209724ba675SRob Herring }; 210724ba675SRob Herring }; 211724ba675SRob Herring }; 212724ba675SRob Herring }; 213724ba675SRob Herring 214724ba675SRob Herring gpu_3d: gpu@130000 { 215724ba675SRob Herring compatible = "vivante,gc"; 216724ba675SRob Herring reg = <0x00130000 0x4000>; 217724ba675SRob Herring interrupts = <0 9 IRQ_TYPE_LEVEL_HIGH>; 218724ba675SRob Herring clocks = <&clks IMX6QDL_CLK_GPU3D_AXI>, 219724ba675SRob Herring <&clks IMX6QDL_CLK_GPU3D_CORE>, 220724ba675SRob Herring <&clks IMX6QDL_CLK_GPU3D_SHADER>; 221724ba675SRob Herring clock-names = "bus", "core", "shader"; 222724ba675SRob Herring power-domains = <&pd_pu>; 223724ba675SRob Herring #cooling-cells = <2>; 224724ba675SRob Herring }; 225724ba675SRob Herring 226724ba675SRob Herring gpu_2d: gpu@134000 { 227724ba675SRob Herring compatible = "vivante,gc"; 228724ba675SRob Herring reg = <0x00134000 0x4000>; 229724ba675SRob Herring interrupts = <0 10 IRQ_TYPE_LEVEL_HIGH>; 230724ba675SRob Herring clocks = <&clks IMX6QDL_CLK_GPU2D_AXI>, 231724ba675SRob Herring <&clks IMX6QDL_CLK_GPU2D_CORE>; 232724ba675SRob Herring clock-names = "bus", "core"; 233724ba675SRob Herring power-domains = <&pd_pu>; 234724ba675SRob Herring #cooling-cells = <2>; 235724ba675SRob Herring }; 236724ba675SRob Herring 237724ba675SRob Herring timer@a00600 { 238724ba675SRob Herring compatible = "arm,cortex-a9-twd-timer"; 239724ba675SRob Herring reg = <0x00a00600 0x20>; 240724ba675SRob Herring interrupts = <1 13 0xf01>; 241724ba675SRob Herring interrupt-parent = <&intc>; 242724ba675SRob Herring clocks = <&clks IMX6QDL_CLK_TWD>; 243724ba675SRob Herring }; 244724ba675SRob Herring 245724ba675SRob Herring intc: interrupt-controller@a01000 { 246724ba675SRob Herring compatible = "arm,cortex-a9-gic"; 247724ba675SRob Herring #interrupt-cells = <3>; 248724ba675SRob Herring interrupt-controller; 249724ba675SRob Herring reg = <0x00a01000 0x1000>, 250724ba675SRob Herring <0x00a00100 0x100>; 251724ba675SRob Herring interrupt-parent = <&intc>; 252724ba675SRob Herring }; 253724ba675SRob Herring 254724ba675SRob Herring L2: cache-controller@a02000 { 255724ba675SRob Herring compatible = "arm,pl310-cache"; 256724ba675SRob Herring reg = <0x00a02000 0x1000>; 257724ba675SRob Herring interrupts = <0 92 IRQ_TYPE_LEVEL_HIGH>; 258724ba675SRob Herring cache-unified; 259724ba675SRob Herring cache-level = <2>; 260724ba675SRob Herring arm,tag-latency = <4 2 3>; 261724ba675SRob Herring arm,data-latency = <4 2 3>; 262724ba675SRob Herring arm,shared-override; 263724ba675SRob Herring }; 264724ba675SRob Herring 265724ba675SRob Herring pcie: pcie@1ffc000 { 266724ba675SRob Herring compatible = "fsl,imx6q-pcie"; 267724ba675SRob Herring reg = <0x01ffc000 0x04000>, 268724ba675SRob Herring <0x01f00000 0x80000>; 269724ba675SRob Herring reg-names = "dbi", "config"; 270724ba675SRob Herring #address-cells = <3>; 271724ba675SRob Herring #size-cells = <2>; 272724ba675SRob Herring device_type = "pci"; 273724ba675SRob Herring bus-range = <0x00 0xff>; 274724ba675SRob Herring ranges = <0x81000000 0 0 0x01f80000 0 0x00010000>, /* downstream I/O */ 275724ba675SRob Herring <0x82000000 0 0x01000000 0x01000000 0 0x00f00000>; /* non-prefetchable memory */ 276724ba675SRob Herring num-lanes = <1>; 277724ba675SRob Herring interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>; 278724ba675SRob Herring interrupt-names = "msi"; 279724ba675SRob Herring #interrupt-cells = <1>; 280724ba675SRob Herring interrupt-map-mask = <0 0 0 0x7>; 281724ba675SRob Herring interrupt-map = <0 0 0 1 &gpc GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>, 282724ba675SRob Herring <0 0 0 2 &gpc GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>, 283724ba675SRob Herring <0 0 0 3 &gpc GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>, 284724ba675SRob Herring <0 0 0 4 &gpc GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>; 285724ba675SRob Herring clocks = <&clks IMX6QDL_CLK_PCIE_AXI>, 286724ba675SRob Herring <&clks IMX6QDL_CLK_LVDS1_GATE>, 287724ba675SRob Herring <&clks IMX6QDL_CLK_PCIE_REF_125M>; 288724ba675SRob Herring clock-names = "pcie", "pcie_bus", "pcie_phy"; 289724ba675SRob Herring status = "disabled"; 290724ba675SRob Herring }; 291724ba675SRob Herring 292724ba675SRob Herring aips1: bus@2000000 { /* AIPS1 */ 293724ba675SRob Herring compatible = "fsl,aips-bus", "simple-bus"; 294724ba675SRob Herring #address-cells = <1>; 295724ba675SRob Herring #size-cells = <1>; 296724ba675SRob Herring reg = <0x02000000 0x100000>; 297724ba675SRob Herring ranges; 298724ba675SRob Herring 299724ba675SRob Herring spba-bus@2000000 { 300724ba675SRob Herring compatible = "fsl,spba-bus", "simple-bus"; 301724ba675SRob Herring #address-cells = <1>; 302724ba675SRob Herring #size-cells = <1>; 303724ba675SRob Herring reg = <0x02000000 0x40000>; 304724ba675SRob Herring ranges; 305724ba675SRob Herring 306724ba675SRob Herring spdif: spdif@2004000 { 307724ba675SRob Herring compatible = "fsl,imx35-spdif"; 308724ba675SRob Herring reg = <0x02004000 0x4000>; 309724ba675SRob Herring interrupts = <0 52 IRQ_TYPE_LEVEL_HIGH>; 310724ba675SRob Herring dmas = <&sdma 14 18 0>, 311724ba675SRob Herring <&sdma 15 18 0>; 312724ba675SRob Herring dma-names = "rx", "tx"; 313724ba675SRob Herring clocks = <&clks IMX6QDL_CLK_SPDIF_GCLK>, <&clks IMX6QDL_CLK_OSC>, 314724ba675SRob Herring <&clks IMX6QDL_CLK_SPDIF>, <&clks IMX6QDL_CLK_ASRC>, 315724ba675SRob Herring <&clks IMX6QDL_CLK_DUMMY>, <&clks IMX6QDL_CLK_ESAI_EXTAL>, 316724ba675SRob Herring <&clks IMX6QDL_CLK_IPG>, <&clks IMX6QDL_CLK_DUMMY>, 317724ba675SRob Herring <&clks IMX6QDL_CLK_DUMMY>, <&clks IMX6QDL_CLK_SPBA>; 318724ba675SRob Herring clock-names = "core", "rxtx0", 319724ba675SRob Herring "rxtx1", "rxtx2", 320724ba675SRob Herring "rxtx3", "rxtx4", 321724ba675SRob Herring "rxtx5", "rxtx6", 322724ba675SRob Herring "rxtx7", "spba"; 323724ba675SRob Herring status = "disabled"; 324724ba675SRob Herring }; 325724ba675SRob Herring 326724ba675SRob Herring ecspi1: spi@2008000 { 327724ba675SRob Herring #address-cells = <1>; 328724ba675SRob Herring #size-cells = <0>; 329724ba675SRob Herring compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi"; 330724ba675SRob Herring reg = <0x02008000 0x4000>; 331724ba675SRob Herring interrupts = <0 31 IRQ_TYPE_LEVEL_HIGH>; 332724ba675SRob Herring clocks = <&clks IMX6QDL_CLK_ECSPI1>, 333724ba675SRob Herring <&clks IMX6QDL_CLK_ECSPI1>; 334724ba675SRob Herring clock-names = "ipg", "per"; 335724ba675SRob Herring dmas = <&sdma 3 7 1>, <&sdma 4 7 2>; 336724ba675SRob Herring dma-names = "rx", "tx"; 337724ba675SRob Herring status = "disabled"; 338724ba675SRob Herring }; 339724ba675SRob Herring 340724ba675SRob Herring ecspi2: spi@200c000 { 341724ba675SRob Herring #address-cells = <1>; 342724ba675SRob Herring #size-cells = <0>; 343724ba675SRob Herring compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi"; 344724ba675SRob Herring reg = <0x0200c000 0x4000>; 345724ba675SRob Herring interrupts = <0 32 IRQ_TYPE_LEVEL_HIGH>; 346724ba675SRob Herring clocks = <&clks IMX6QDL_CLK_ECSPI2>, 347724ba675SRob Herring <&clks IMX6QDL_CLK_ECSPI2>; 348724ba675SRob Herring clock-names = "ipg", "per"; 349724ba675SRob Herring dmas = <&sdma 5 7 1>, <&sdma 6 7 2>; 350724ba675SRob Herring dma-names = "rx", "tx"; 351724ba675SRob Herring status = "disabled"; 352724ba675SRob Herring }; 353724ba675SRob Herring 354724ba675SRob Herring ecspi3: spi@2010000 { 355724ba675SRob Herring #address-cells = <1>; 356724ba675SRob Herring #size-cells = <0>; 357724ba675SRob Herring compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi"; 358724ba675SRob Herring reg = <0x02010000 0x4000>; 359724ba675SRob Herring interrupts = <0 33 IRQ_TYPE_LEVEL_HIGH>; 360724ba675SRob Herring clocks = <&clks IMX6QDL_CLK_ECSPI3>, 361724ba675SRob Herring <&clks IMX6QDL_CLK_ECSPI3>; 362724ba675SRob Herring clock-names = "ipg", "per"; 363724ba675SRob Herring dmas = <&sdma 7 7 1>, <&sdma 8 7 2>; 364724ba675SRob Herring dma-names = "rx", "tx"; 365724ba675SRob Herring status = "disabled"; 366724ba675SRob Herring }; 367724ba675SRob Herring 368724ba675SRob Herring ecspi4: spi@2014000 { 369724ba675SRob Herring #address-cells = <1>; 370724ba675SRob Herring #size-cells = <0>; 371724ba675SRob Herring compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi"; 372724ba675SRob Herring reg = <0x02014000 0x4000>; 373724ba675SRob Herring interrupts = <0 34 IRQ_TYPE_LEVEL_HIGH>; 374724ba675SRob Herring clocks = <&clks IMX6QDL_CLK_ECSPI4>, 375724ba675SRob Herring <&clks IMX6QDL_CLK_ECSPI4>; 376724ba675SRob Herring clock-names = "ipg", "per"; 377724ba675SRob Herring dmas = <&sdma 9 7 1>, <&sdma 10 7 2>; 378724ba675SRob Herring dma-names = "rx", "tx"; 379724ba675SRob Herring status = "disabled"; 380724ba675SRob Herring }; 381724ba675SRob Herring 382724ba675SRob Herring uart1: serial@2020000 { 383724ba675SRob Herring compatible = "fsl,imx6q-uart", "fsl,imx21-uart"; 384724ba675SRob Herring reg = <0x02020000 0x4000>; 385724ba675SRob Herring interrupts = <0 26 IRQ_TYPE_LEVEL_HIGH>; 386724ba675SRob Herring clocks = <&clks IMX6QDL_CLK_UART_IPG>, 387724ba675SRob Herring <&clks IMX6QDL_CLK_UART_SERIAL>; 388724ba675SRob Herring clock-names = "ipg", "per"; 389724ba675SRob Herring dmas = <&sdma 25 4 0>, <&sdma 26 4 0>; 390724ba675SRob Herring dma-names = "rx", "tx"; 391724ba675SRob Herring status = "disabled"; 392724ba675SRob Herring }; 393724ba675SRob Herring 394724ba675SRob Herring esai: esai@2024000 { 395724ba675SRob Herring #sound-dai-cells = <0>; 396724ba675SRob Herring compatible = "fsl,imx35-esai"; 397724ba675SRob Herring reg = <0x02024000 0x4000>; 398724ba675SRob Herring interrupts = <0 51 IRQ_TYPE_LEVEL_HIGH>; 399724ba675SRob Herring clocks = <&clks IMX6QDL_CLK_ESAI_IPG>, 400724ba675SRob Herring <&clks IMX6QDL_CLK_ESAI_MEM>, 401724ba675SRob Herring <&clks IMX6QDL_CLK_ESAI_EXTAL>, 402724ba675SRob Herring <&clks IMX6QDL_CLK_ESAI_IPG>, 403724ba675SRob Herring <&clks IMX6QDL_CLK_SPBA>; 404724ba675SRob Herring clock-names = "core", "mem", "extal", "fsys", "spba"; 405724ba675SRob Herring dmas = <&sdma 23 21 0>, <&sdma 24 21 0>; 406724ba675SRob Herring dma-names = "rx", "tx"; 407724ba675SRob Herring status = "disabled"; 408724ba675SRob Herring }; 409724ba675SRob Herring 410724ba675SRob Herring ssi1: ssi@2028000 { 411724ba675SRob Herring #sound-dai-cells = <0>; 412724ba675SRob Herring compatible = "fsl,imx6q-ssi", 413724ba675SRob Herring "fsl,imx51-ssi"; 414724ba675SRob Herring reg = <0x02028000 0x4000>; 415724ba675SRob Herring interrupts = <0 46 IRQ_TYPE_LEVEL_HIGH>; 416724ba675SRob Herring clocks = <&clks IMX6QDL_CLK_SSI1_IPG>, 417724ba675SRob Herring <&clks IMX6QDL_CLK_SSI1>; 418724ba675SRob Herring clock-names = "ipg", "baud"; 419724ba675SRob Herring dmas = <&sdma 37 1 0>, 420724ba675SRob Herring <&sdma 38 1 0>; 421724ba675SRob Herring dma-names = "rx", "tx"; 422724ba675SRob Herring fsl,fifo-depth = <15>; 423724ba675SRob Herring status = "disabled"; 424724ba675SRob Herring }; 425724ba675SRob Herring 426724ba675SRob Herring ssi2: ssi@202c000 { 427724ba675SRob Herring #sound-dai-cells = <0>; 428724ba675SRob Herring compatible = "fsl,imx6q-ssi", 429724ba675SRob Herring "fsl,imx51-ssi"; 430724ba675SRob Herring reg = <0x0202c000 0x4000>; 431724ba675SRob Herring interrupts = <0 47 IRQ_TYPE_LEVEL_HIGH>; 432724ba675SRob Herring clocks = <&clks IMX6QDL_CLK_SSI2_IPG>, 433724ba675SRob Herring <&clks IMX6QDL_CLK_SSI2>; 434724ba675SRob Herring clock-names = "ipg", "baud"; 435724ba675SRob Herring dmas = <&sdma 41 1 0>, 436724ba675SRob Herring <&sdma 42 1 0>; 437724ba675SRob Herring dma-names = "rx", "tx"; 438724ba675SRob Herring fsl,fifo-depth = <15>; 439724ba675SRob Herring status = "disabled"; 440724ba675SRob Herring }; 441724ba675SRob Herring 442724ba675SRob Herring ssi3: ssi@2030000 { 443724ba675SRob Herring #sound-dai-cells = <0>; 444724ba675SRob Herring compatible = "fsl,imx6q-ssi", 445724ba675SRob Herring "fsl,imx51-ssi"; 446724ba675SRob Herring reg = <0x02030000 0x4000>; 447724ba675SRob Herring interrupts = <0 48 IRQ_TYPE_LEVEL_HIGH>; 448724ba675SRob Herring clocks = <&clks IMX6QDL_CLK_SSI3_IPG>, 449724ba675SRob Herring <&clks IMX6QDL_CLK_SSI3>; 450724ba675SRob Herring clock-names = "ipg", "baud"; 451724ba675SRob Herring dmas = <&sdma 45 1 0>, 452724ba675SRob Herring <&sdma 46 1 0>; 453724ba675SRob Herring dma-names = "rx", "tx"; 454724ba675SRob Herring fsl,fifo-depth = <15>; 455724ba675SRob Herring status = "disabled"; 456724ba675SRob Herring }; 457724ba675SRob Herring 458724ba675SRob Herring asrc: asrc@2034000 { 459724ba675SRob Herring compatible = "fsl,imx53-asrc"; 460724ba675SRob Herring reg = <0x02034000 0x4000>; 461724ba675SRob Herring interrupts = <0 50 IRQ_TYPE_LEVEL_HIGH>; 462724ba675SRob Herring clocks = <&clks IMX6QDL_CLK_ASRC_IPG>, 463724ba675SRob Herring <&clks IMX6QDL_CLK_ASRC_MEM>, <&clks 0>, 464724ba675SRob Herring <&clks 0>, <&clks 0>, <&clks 0>, <&clks 0>, 465724ba675SRob Herring <&clks 0>, <&clks 0>, <&clks 0>, <&clks 0>, 466724ba675SRob Herring <&clks 0>, <&clks 0>, <&clks 0>, <&clks 0>, 467724ba675SRob Herring <&clks IMX6QDL_CLK_ASRC>, <&clks 0>, <&clks 0>, 468724ba675SRob Herring <&clks IMX6QDL_CLK_SPBA>; 469724ba675SRob Herring clock-names = "mem", "ipg", "asrck_0", 470724ba675SRob Herring "asrck_1", "asrck_2", "asrck_3", "asrck_4", 471724ba675SRob Herring "asrck_5", "asrck_6", "asrck_7", "asrck_8", 472724ba675SRob Herring "asrck_9", "asrck_a", "asrck_b", "asrck_c", 473724ba675SRob Herring "asrck_d", "asrck_e", "asrck_f", "spba"; 474724ba675SRob Herring dmas = <&sdma 17 23 1>, <&sdma 18 23 1>, <&sdma 19 23 1>, 475724ba675SRob Herring <&sdma 20 23 1>, <&sdma 21 23 1>, <&sdma 22 23 1>; 476724ba675SRob Herring dma-names = "rxa", "rxb", "rxc", 477724ba675SRob Herring "txa", "txb", "txc"; 478724ba675SRob Herring fsl,asrc-rate = <48000>; 479724ba675SRob Herring fsl,asrc-width = <16>; 480724ba675SRob Herring status = "okay"; 481724ba675SRob Herring }; 482724ba675SRob Herring 483724ba675SRob Herring spba-bus@203c000 { 484724ba675SRob Herring reg = <0x0203c000 0x4000>; 485724ba675SRob Herring }; 486724ba675SRob Herring }; 487724ba675SRob Herring 488724ba675SRob Herring vpu: vpu@2040000 { 489724ba675SRob Herring compatible = "cnm,coda960"; 490724ba675SRob Herring reg = <0x02040000 0x3c000>; 491724ba675SRob Herring interrupts = <0 12 IRQ_TYPE_LEVEL_HIGH>, 492724ba675SRob Herring <0 3 IRQ_TYPE_LEVEL_HIGH>; 493724ba675SRob Herring interrupt-names = "bit", "jpeg"; 494724ba675SRob Herring clocks = <&clks IMX6QDL_CLK_VPU_AXI>, 495724ba675SRob Herring <&clks IMX6QDL_CLK_MMDC_CH0_AXI>; 496724ba675SRob Herring clock-names = "per", "ahb"; 497724ba675SRob Herring power-domains = <&pd_pu>; 498724ba675SRob Herring resets = <&src 1>; 499724ba675SRob Herring iram = <&ocram>; 500724ba675SRob Herring }; 501724ba675SRob Herring 502724ba675SRob Herring aipstz@207c000 { /* AIPSTZ1 */ 503724ba675SRob Herring reg = <0x0207c000 0x4000>; 504724ba675SRob Herring }; 505724ba675SRob Herring 506724ba675SRob Herring pwm1: pwm@2080000 { 507724ba675SRob Herring #pwm-cells = <3>; 508724ba675SRob Herring compatible = "fsl,imx6q-pwm", "fsl,imx27-pwm"; 509724ba675SRob Herring reg = <0x02080000 0x4000>; 510724ba675SRob Herring interrupts = <0 83 IRQ_TYPE_LEVEL_HIGH>; 511724ba675SRob Herring clocks = <&clks IMX6QDL_CLK_IPG>, 512724ba675SRob Herring <&clks IMX6QDL_CLK_PWM1>; 513724ba675SRob Herring clock-names = "ipg", "per"; 514724ba675SRob Herring status = "disabled"; 515724ba675SRob Herring }; 516724ba675SRob Herring 517724ba675SRob Herring pwm2: pwm@2084000 { 518724ba675SRob Herring #pwm-cells = <3>; 519724ba675SRob Herring compatible = "fsl,imx6q-pwm", "fsl,imx27-pwm"; 520724ba675SRob Herring reg = <0x02084000 0x4000>; 521724ba675SRob Herring interrupts = <0 84 IRQ_TYPE_LEVEL_HIGH>; 522724ba675SRob Herring clocks = <&clks IMX6QDL_CLK_IPG>, 523724ba675SRob Herring <&clks IMX6QDL_CLK_PWM2>; 524724ba675SRob Herring clock-names = "ipg", "per"; 525724ba675SRob Herring status = "disabled"; 526724ba675SRob Herring }; 527724ba675SRob Herring 528724ba675SRob Herring pwm3: pwm@2088000 { 529724ba675SRob Herring #pwm-cells = <3>; 530724ba675SRob Herring compatible = "fsl,imx6q-pwm", "fsl,imx27-pwm"; 531724ba675SRob Herring reg = <0x02088000 0x4000>; 532724ba675SRob Herring interrupts = <0 85 IRQ_TYPE_LEVEL_HIGH>; 533724ba675SRob Herring clocks = <&clks IMX6QDL_CLK_IPG>, 534724ba675SRob Herring <&clks IMX6QDL_CLK_PWM3>; 535724ba675SRob Herring clock-names = "ipg", "per"; 536724ba675SRob Herring status = "disabled"; 537724ba675SRob Herring }; 538724ba675SRob Herring 539724ba675SRob Herring pwm4: pwm@208c000 { 540724ba675SRob Herring #pwm-cells = <3>; 541724ba675SRob Herring compatible = "fsl,imx6q-pwm", "fsl,imx27-pwm"; 542724ba675SRob Herring reg = <0x0208c000 0x4000>; 543724ba675SRob Herring interrupts = <0 86 IRQ_TYPE_LEVEL_HIGH>; 544724ba675SRob Herring clocks = <&clks IMX6QDL_CLK_IPG>, 545724ba675SRob Herring <&clks IMX6QDL_CLK_PWM4>; 546724ba675SRob Herring clock-names = "ipg", "per"; 547724ba675SRob Herring status = "disabled"; 548724ba675SRob Herring }; 549724ba675SRob Herring 550724ba675SRob Herring can1: can@2090000 { 551724ba675SRob Herring compatible = "fsl,imx6q-flexcan"; 552724ba675SRob Herring reg = <0x02090000 0x4000>; 553724ba675SRob Herring interrupts = <0 110 IRQ_TYPE_LEVEL_HIGH>; 554724ba675SRob Herring clocks = <&clks IMX6QDL_CLK_CAN1_IPG>, 555724ba675SRob Herring <&clks IMX6QDL_CLK_CAN1_SERIAL>; 556724ba675SRob Herring clock-names = "ipg", "per"; 557724ba675SRob Herring fsl,stop-mode = <&gpr 0x34 28>; 558724ba675SRob Herring status = "disabled"; 559724ba675SRob Herring }; 560724ba675SRob Herring 561724ba675SRob Herring can2: can@2094000 { 562724ba675SRob Herring compatible = "fsl,imx6q-flexcan"; 563724ba675SRob Herring reg = <0x02094000 0x4000>; 564724ba675SRob Herring interrupts = <0 111 IRQ_TYPE_LEVEL_HIGH>; 565724ba675SRob Herring clocks = <&clks IMX6QDL_CLK_CAN2_IPG>, 566724ba675SRob Herring <&clks IMX6QDL_CLK_CAN2_SERIAL>; 567724ba675SRob Herring clock-names = "ipg", "per"; 568724ba675SRob Herring fsl,stop-mode = <&gpr 0x34 29>; 569724ba675SRob Herring status = "disabled"; 570724ba675SRob Herring }; 571724ba675SRob Herring 572724ba675SRob Herring gpt: timer@2098000 { 573724ba675SRob Herring compatible = "fsl,imx6q-gpt", "fsl,imx31-gpt"; 574724ba675SRob Herring reg = <0x02098000 0x4000>; 575724ba675SRob Herring interrupts = <0 55 IRQ_TYPE_LEVEL_HIGH>; 576724ba675SRob Herring clocks = <&clks IMX6QDL_CLK_GPT_IPG>, 577724ba675SRob Herring <&clks IMX6QDL_CLK_GPT_IPG_PER>, 578724ba675SRob Herring <&clks IMX6QDL_CLK_GPT_3M>; 579724ba675SRob Herring clock-names = "ipg", "per", "osc_per"; 580724ba675SRob Herring }; 581724ba675SRob Herring 582724ba675SRob Herring gpio1: gpio@209c000 { 583724ba675SRob Herring compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio"; 584724ba675SRob Herring reg = <0x0209c000 0x4000>; 585724ba675SRob Herring interrupts = <0 66 IRQ_TYPE_LEVEL_HIGH>, 586724ba675SRob Herring <0 67 IRQ_TYPE_LEVEL_HIGH>; 587724ba675SRob Herring gpio-controller; 588724ba675SRob Herring #gpio-cells = <2>; 589724ba675SRob Herring interrupt-controller; 590724ba675SRob Herring #interrupt-cells = <2>; 591724ba675SRob Herring }; 592724ba675SRob Herring 593724ba675SRob Herring gpio2: gpio@20a0000 { 594724ba675SRob Herring compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio"; 595724ba675SRob Herring reg = <0x020a0000 0x4000>; 596724ba675SRob Herring interrupts = <0 68 IRQ_TYPE_LEVEL_HIGH>, 597724ba675SRob Herring <0 69 IRQ_TYPE_LEVEL_HIGH>; 598724ba675SRob Herring gpio-controller; 599724ba675SRob Herring #gpio-cells = <2>; 600724ba675SRob Herring interrupt-controller; 601724ba675SRob Herring #interrupt-cells = <2>; 602724ba675SRob Herring }; 603724ba675SRob Herring 604724ba675SRob Herring gpio3: gpio@20a4000 { 605724ba675SRob Herring compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio"; 606724ba675SRob Herring reg = <0x020a4000 0x4000>; 607724ba675SRob Herring interrupts = <0 70 IRQ_TYPE_LEVEL_HIGH>, 608724ba675SRob Herring <0 71 IRQ_TYPE_LEVEL_HIGH>; 609724ba675SRob Herring gpio-controller; 610724ba675SRob Herring #gpio-cells = <2>; 611724ba675SRob Herring interrupt-controller; 612724ba675SRob Herring #interrupt-cells = <2>; 613724ba675SRob Herring }; 614724ba675SRob Herring 615724ba675SRob Herring gpio4: gpio@20a8000 { 616724ba675SRob Herring compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio"; 617724ba675SRob Herring reg = <0x020a8000 0x4000>; 618724ba675SRob Herring interrupts = <0 72 IRQ_TYPE_LEVEL_HIGH>, 619724ba675SRob Herring <0 73 IRQ_TYPE_LEVEL_HIGH>; 620724ba675SRob Herring gpio-controller; 621724ba675SRob Herring #gpio-cells = <2>; 622724ba675SRob Herring interrupt-controller; 623724ba675SRob Herring #interrupt-cells = <2>; 624724ba675SRob Herring }; 625724ba675SRob Herring 626724ba675SRob Herring gpio5: gpio@20ac000 { 627724ba675SRob Herring compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio"; 628724ba675SRob Herring reg = <0x020ac000 0x4000>; 629724ba675SRob Herring interrupts = <0 74 IRQ_TYPE_LEVEL_HIGH>, 630724ba675SRob Herring <0 75 IRQ_TYPE_LEVEL_HIGH>; 631724ba675SRob Herring gpio-controller; 632724ba675SRob Herring #gpio-cells = <2>; 633724ba675SRob Herring interrupt-controller; 634724ba675SRob Herring #interrupt-cells = <2>; 635724ba675SRob Herring }; 636724ba675SRob Herring 637724ba675SRob Herring gpio6: gpio@20b0000 { 638724ba675SRob Herring compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio"; 639724ba675SRob Herring reg = <0x020b0000 0x4000>; 640724ba675SRob Herring interrupts = <0 76 IRQ_TYPE_LEVEL_HIGH>, 641724ba675SRob Herring <0 77 IRQ_TYPE_LEVEL_HIGH>; 642724ba675SRob Herring gpio-controller; 643724ba675SRob Herring #gpio-cells = <2>; 644724ba675SRob Herring interrupt-controller; 645724ba675SRob Herring #interrupt-cells = <2>; 646724ba675SRob Herring }; 647724ba675SRob Herring 648724ba675SRob Herring gpio7: gpio@20b4000 { 649724ba675SRob Herring compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio"; 650724ba675SRob Herring reg = <0x020b4000 0x4000>; 651724ba675SRob Herring interrupts = <0 78 IRQ_TYPE_LEVEL_HIGH>, 652724ba675SRob Herring <0 79 IRQ_TYPE_LEVEL_HIGH>; 653724ba675SRob Herring gpio-controller; 654724ba675SRob Herring #gpio-cells = <2>; 655724ba675SRob Herring interrupt-controller; 656724ba675SRob Herring #interrupt-cells = <2>; 657724ba675SRob Herring }; 658724ba675SRob Herring 659724ba675SRob Herring kpp: keypad@20b8000 { 660724ba675SRob Herring compatible = "fsl,imx6q-kpp", "fsl,imx21-kpp"; 661724ba675SRob Herring reg = <0x020b8000 0x4000>; 662724ba675SRob Herring interrupts = <0 82 IRQ_TYPE_LEVEL_HIGH>; 663724ba675SRob Herring clocks = <&clks IMX6QDL_CLK_IPG>; 664724ba675SRob Herring status = "disabled"; 665724ba675SRob Herring }; 666724ba675SRob Herring 667724ba675SRob Herring wdog1: watchdog@20bc000 { 668724ba675SRob Herring compatible = "fsl,imx6q-wdt", "fsl,imx21-wdt"; 669724ba675SRob Herring reg = <0x020bc000 0x4000>; 670724ba675SRob Herring interrupts = <0 80 IRQ_TYPE_LEVEL_HIGH>; 671724ba675SRob Herring clocks = <&clks IMX6QDL_CLK_IPG>; 672724ba675SRob Herring }; 673724ba675SRob Herring 674724ba675SRob Herring wdog2: watchdog@20c0000 { 675724ba675SRob Herring compatible = "fsl,imx6q-wdt", "fsl,imx21-wdt"; 676724ba675SRob Herring reg = <0x020c0000 0x4000>; 677724ba675SRob Herring interrupts = <0 81 IRQ_TYPE_LEVEL_HIGH>; 678724ba675SRob Herring clocks = <&clks IMX6QDL_CLK_IPG>; 679724ba675SRob Herring status = "disabled"; 680724ba675SRob Herring }; 681724ba675SRob Herring 682724ba675SRob Herring clks: clock-controller@20c4000 { 683724ba675SRob Herring compatible = "fsl,imx6q-ccm"; 684724ba675SRob Herring reg = <0x020c4000 0x4000>; 685724ba675SRob Herring interrupts = <0 87 IRQ_TYPE_LEVEL_HIGH>, 686724ba675SRob Herring <0 88 IRQ_TYPE_LEVEL_HIGH>; 687724ba675SRob Herring #clock-cells = <1>; 688724ba675SRob Herring }; 689724ba675SRob Herring 690724ba675SRob Herring anatop: anatop@20c8000 { 691724ba675SRob Herring compatible = "fsl,imx6q-anatop", "syscon", "simple-mfd"; 692724ba675SRob Herring reg = <0x020c8000 0x1000>; 693724ba675SRob Herring interrupts = <0 49 IRQ_TYPE_LEVEL_HIGH>, 694724ba675SRob Herring <0 54 IRQ_TYPE_LEVEL_HIGH>, 695724ba675SRob Herring <0 127 IRQ_TYPE_LEVEL_HIGH>; 696724ba675SRob Herring 697724ba675SRob Herring reg_vdd1p1: regulator-1p1 { 698724ba675SRob Herring compatible = "fsl,anatop-regulator"; 699724ba675SRob Herring regulator-name = "vdd1p1"; 700724ba675SRob Herring regulator-min-microvolt = <1000000>; 701724ba675SRob Herring regulator-max-microvolt = <1200000>; 702724ba675SRob Herring regulator-always-on; 703724ba675SRob Herring anatop-reg-offset = <0x110>; 704724ba675SRob Herring anatop-vol-bit-shift = <8>; 705724ba675SRob Herring anatop-vol-bit-width = <5>; 706724ba675SRob Herring anatop-min-bit-val = <4>; 707724ba675SRob Herring anatop-min-voltage = <800000>; 708724ba675SRob Herring anatop-max-voltage = <1375000>; 709724ba675SRob Herring anatop-enable-bit = <0>; 710724ba675SRob Herring }; 711724ba675SRob Herring 712724ba675SRob Herring reg_vdd3p0: regulator-3p0 { 713724ba675SRob Herring compatible = "fsl,anatop-regulator"; 714724ba675SRob Herring regulator-name = "vdd3p0"; 715724ba675SRob Herring regulator-min-microvolt = <2800000>; 716724ba675SRob Herring regulator-max-microvolt = <3150000>; 717724ba675SRob Herring regulator-always-on; 718724ba675SRob Herring anatop-reg-offset = <0x120>; 719724ba675SRob Herring anatop-vol-bit-shift = <8>; 720724ba675SRob Herring anatop-vol-bit-width = <5>; 721724ba675SRob Herring anatop-min-bit-val = <0>; 722724ba675SRob Herring anatop-min-voltage = <2625000>; 723724ba675SRob Herring anatop-max-voltage = <3400000>; 724724ba675SRob Herring anatop-enable-bit = <0>; 725724ba675SRob Herring }; 726724ba675SRob Herring 727724ba675SRob Herring reg_vdd2p5: regulator-2p5 { 728724ba675SRob Herring compatible = "fsl,anatop-regulator"; 729724ba675SRob Herring regulator-name = "vdd2p5"; 730724ba675SRob Herring regulator-min-microvolt = <2250000>; 731724ba675SRob Herring regulator-max-microvolt = <2750000>; 732724ba675SRob Herring regulator-always-on; 733724ba675SRob Herring anatop-reg-offset = <0x130>; 734724ba675SRob Herring anatop-vol-bit-shift = <8>; 735724ba675SRob Herring anatop-vol-bit-width = <5>; 736724ba675SRob Herring anatop-min-bit-val = <0>; 737724ba675SRob Herring anatop-min-voltage = <2100000>; 738724ba675SRob Herring anatop-max-voltage = <2875000>; 739724ba675SRob Herring anatop-enable-bit = <0>; 740724ba675SRob Herring }; 741724ba675SRob Herring 742724ba675SRob Herring reg_arm: regulator-vddcore { 743724ba675SRob Herring compatible = "fsl,anatop-regulator"; 744724ba675SRob Herring regulator-name = "vddarm"; 745724ba675SRob Herring regulator-min-microvolt = <725000>; 746724ba675SRob Herring regulator-max-microvolt = <1450000>; 747724ba675SRob Herring regulator-always-on; 748724ba675SRob Herring anatop-reg-offset = <0x140>; 749724ba675SRob Herring anatop-vol-bit-shift = <0>; 750724ba675SRob Herring anatop-vol-bit-width = <5>; 751724ba675SRob Herring anatop-delay-reg-offset = <0x170>; 752724ba675SRob Herring anatop-delay-bit-shift = <24>; 753724ba675SRob Herring anatop-delay-bit-width = <2>; 754724ba675SRob Herring anatop-min-bit-val = <1>; 755724ba675SRob Herring anatop-min-voltage = <725000>; 756724ba675SRob Herring anatop-max-voltage = <1450000>; 757724ba675SRob Herring }; 758724ba675SRob Herring 759724ba675SRob Herring reg_pu: regulator-vddpu { 760724ba675SRob Herring compatible = "fsl,anatop-regulator"; 761724ba675SRob Herring regulator-name = "vddpu"; 762724ba675SRob Herring regulator-min-microvolt = <725000>; 763724ba675SRob Herring regulator-max-microvolt = <1450000>; 764724ba675SRob Herring regulator-enable-ramp-delay = <380>; 765724ba675SRob Herring anatop-reg-offset = <0x140>; 766724ba675SRob Herring anatop-vol-bit-shift = <9>; 767724ba675SRob Herring anatop-vol-bit-width = <5>; 768724ba675SRob Herring anatop-delay-reg-offset = <0x170>; 769724ba675SRob Herring anatop-delay-bit-shift = <26>; 770724ba675SRob Herring anatop-delay-bit-width = <2>; 771724ba675SRob Herring anatop-min-bit-val = <1>; 772724ba675SRob Herring anatop-min-voltage = <725000>; 773724ba675SRob Herring anatop-max-voltage = <1450000>; 774724ba675SRob Herring }; 775724ba675SRob Herring 776724ba675SRob Herring reg_soc: regulator-vddsoc { 777724ba675SRob Herring compatible = "fsl,anatop-regulator"; 778724ba675SRob Herring regulator-name = "vddsoc"; 779724ba675SRob Herring regulator-min-microvolt = <725000>; 780724ba675SRob Herring regulator-max-microvolt = <1450000>; 781724ba675SRob Herring regulator-always-on; 782724ba675SRob Herring anatop-reg-offset = <0x140>; 783724ba675SRob Herring anatop-vol-bit-shift = <18>; 784724ba675SRob Herring anatop-vol-bit-width = <5>; 785724ba675SRob Herring anatop-delay-reg-offset = <0x170>; 786724ba675SRob Herring anatop-delay-bit-shift = <28>; 787724ba675SRob Herring anatop-delay-bit-width = <2>; 788724ba675SRob Herring anatop-min-bit-val = <1>; 789724ba675SRob Herring anatop-min-voltage = <725000>; 790724ba675SRob Herring anatop-max-voltage = <1450000>; 791724ba675SRob Herring }; 792724ba675SRob Herring 793724ba675SRob Herring tempmon: tempmon { 794724ba675SRob Herring compatible = "fsl,imx6q-tempmon"; 795724ba675SRob Herring interrupt-parent = <&gpc>; 796724ba675SRob Herring interrupts = <0 49 IRQ_TYPE_LEVEL_HIGH>; 797724ba675SRob Herring fsl,tempmon = <&anatop>; 798724ba675SRob Herring nvmem-cells = <&tempmon_calib>, <&tempmon_temp_grade>; 799724ba675SRob Herring nvmem-cell-names = "calib", "temp_grade"; 800724ba675SRob Herring clocks = <&clks IMX6QDL_CLK_PLL3_USB_OTG>; 801724ba675SRob Herring #thermal-sensor-cells = <0>; 802724ba675SRob Herring }; 803724ba675SRob Herring }; 804724ba675SRob Herring 805724ba675SRob Herring usbphy1: usbphy@20c9000 { 806724ba675SRob Herring compatible = "fsl,imx6q-usbphy", "fsl,imx23-usbphy"; 807724ba675SRob Herring reg = <0x020c9000 0x1000>; 808724ba675SRob Herring interrupts = <0 44 IRQ_TYPE_LEVEL_HIGH>; 809724ba675SRob Herring clocks = <&clks IMX6QDL_CLK_USBPHY1>; 810724ba675SRob Herring fsl,anatop = <&anatop>; 811724ba675SRob Herring }; 812724ba675SRob Herring 813724ba675SRob Herring usbphy2: usbphy@20ca000 { 814724ba675SRob Herring compatible = "fsl,imx6q-usbphy", "fsl,imx23-usbphy"; 815724ba675SRob Herring reg = <0x020ca000 0x1000>; 816724ba675SRob Herring interrupts = <0 45 IRQ_TYPE_LEVEL_HIGH>; 817724ba675SRob Herring clocks = <&clks IMX6QDL_CLK_USBPHY2>; 818724ba675SRob Herring fsl,anatop = <&anatop>; 819724ba675SRob Herring }; 820724ba675SRob Herring 821724ba675SRob Herring snvs: snvs@20cc000 { 822724ba675SRob Herring compatible = "fsl,sec-v4.0-mon", "syscon", "simple-mfd"; 823724ba675SRob Herring reg = <0x020cc000 0x4000>; 824724ba675SRob Herring 825724ba675SRob Herring snvs_rtc: snvs-rtc-lp { 826724ba675SRob Herring compatible = "fsl,sec-v4.0-mon-rtc-lp"; 827724ba675SRob Herring regmap = <&snvs>; 828724ba675SRob Herring offset = <0x34>; 829724ba675SRob Herring interrupts = <0 19 IRQ_TYPE_LEVEL_HIGH>, 830724ba675SRob Herring <0 20 IRQ_TYPE_LEVEL_HIGH>; 831724ba675SRob Herring }; 832724ba675SRob Herring 833724ba675SRob Herring snvs_poweroff: snvs-poweroff { 834724ba675SRob Herring compatible = "syscon-poweroff"; 835724ba675SRob Herring regmap = <&snvs>; 836724ba675SRob Herring offset = <0x38>; 837724ba675SRob Herring value = <0x60>; 838724ba675SRob Herring mask = <0x60>; 839724ba675SRob Herring status = "disabled"; 840724ba675SRob Herring }; 841724ba675SRob Herring 842724ba675SRob Herring snvs_pwrkey: snvs-powerkey { 843724ba675SRob Herring compatible = "fsl,sec-v4.0-pwrkey"; 844724ba675SRob Herring regmap = <&snvs>; 845724ba675SRob Herring interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>; 846724ba675SRob Herring linux,keycode = <KEY_POWER>; 847724ba675SRob Herring wakeup-source; 848724ba675SRob Herring status = "disabled"; 849724ba675SRob Herring }; 850724ba675SRob Herring 851724ba675SRob Herring snvs_lpgpr: snvs-lpgpr { 852724ba675SRob Herring compatible = "fsl,imx6q-snvs-lpgpr"; 853724ba675SRob Herring }; 854724ba675SRob Herring }; 855724ba675SRob Herring 856724ba675SRob Herring epit1: epit@20d0000 { /* EPIT1 */ 857724ba675SRob Herring reg = <0x020d0000 0x4000>; 858724ba675SRob Herring interrupts = <0 56 IRQ_TYPE_LEVEL_HIGH>; 859724ba675SRob Herring }; 860724ba675SRob Herring 861724ba675SRob Herring epit2: epit@20d4000 { /* EPIT2 */ 862724ba675SRob Herring reg = <0x020d4000 0x4000>; 863724ba675SRob Herring interrupts = <0 57 IRQ_TYPE_LEVEL_HIGH>; 864724ba675SRob Herring }; 865724ba675SRob Herring 866724ba675SRob Herring src: reset-controller@20d8000 { 867724ba675SRob Herring compatible = "fsl,imx6q-src", "fsl,imx51-src"; 868724ba675SRob Herring reg = <0x020d8000 0x4000>; 869724ba675SRob Herring interrupts = <0 91 IRQ_TYPE_LEVEL_HIGH>, 870724ba675SRob Herring <0 96 IRQ_TYPE_LEVEL_HIGH>; 871724ba675SRob Herring #reset-cells = <1>; 872724ba675SRob Herring }; 873724ba675SRob Herring 874724ba675SRob Herring gpc: gpc@20dc000 { 875724ba675SRob Herring compatible = "fsl,imx6q-gpc"; 876724ba675SRob Herring reg = <0x020dc000 0x4000>; 877724ba675SRob Herring interrupt-controller; 878724ba675SRob Herring #interrupt-cells = <3>; 879724ba675SRob Herring interrupts = <0 89 IRQ_TYPE_LEVEL_HIGH>; 880724ba675SRob Herring interrupt-parent = <&intc>; 881724ba675SRob Herring clocks = <&clks IMX6QDL_CLK_IPG>; 882724ba675SRob Herring clock-names = "ipg"; 883724ba675SRob Herring 884724ba675SRob Herring pgc { 885724ba675SRob Herring #address-cells = <1>; 886724ba675SRob Herring #size-cells = <0>; 887724ba675SRob Herring 888724ba675SRob Herring power-domain@0 { 889724ba675SRob Herring reg = <0>; 890724ba675SRob Herring #power-domain-cells = <0>; 891724ba675SRob Herring }; 892724ba675SRob Herring pd_pu: power-domain@1 { 893724ba675SRob Herring reg = <1>; 894724ba675SRob Herring #power-domain-cells = <0>; 895724ba675SRob Herring power-supply = <®_pu>; 896724ba675SRob Herring clocks = <&clks IMX6QDL_CLK_GPU3D_CORE>, 897724ba675SRob Herring <&clks IMX6QDL_CLK_GPU3D_SHADER>, 898724ba675SRob Herring <&clks IMX6QDL_CLK_GPU2D_CORE>, 899724ba675SRob Herring <&clks IMX6QDL_CLK_GPU2D_AXI>, 900724ba675SRob Herring <&clks IMX6QDL_CLK_OPENVG_AXI>, 901724ba675SRob Herring <&clks IMX6QDL_CLK_VPU_AXI>; 902724ba675SRob Herring }; 903724ba675SRob Herring }; 904724ba675SRob Herring }; 905724ba675SRob Herring 906724ba675SRob Herring gpr: iomuxc-gpr@20e0000 { 907724ba675SRob Herring compatible = "fsl,imx6q-iomuxc-gpr", "syscon", "simple-mfd"; 908724ba675SRob Herring reg = <0x20e0000 0x38>; 909724ba675SRob Herring 910724ba675SRob Herring mux: mux-controller { 911724ba675SRob Herring compatible = "mmio-mux"; 912724ba675SRob Herring #mux-control-cells = <1>; 913724ba675SRob Herring }; 914724ba675SRob Herring }; 915724ba675SRob Herring 916724ba675SRob Herring iomuxc: pinctrl@20e0000 { 917724ba675SRob Herring compatible = "fsl,imx6dl-iomuxc", "fsl,imx6q-iomuxc"; 918724ba675SRob Herring reg = <0x20e0000 0x4000>; 919724ba675SRob Herring }; 920724ba675SRob Herring 921724ba675SRob Herring dcic1: dcic@20e4000 { 922724ba675SRob Herring reg = <0x020e4000 0x4000>; 923724ba675SRob Herring interrupts = <0 124 IRQ_TYPE_LEVEL_HIGH>; 924724ba675SRob Herring }; 925724ba675SRob Herring 926724ba675SRob Herring dcic2: dcic@20e8000 { 927724ba675SRob Herring reg = <0x020e8000 0x4000>; 928724ba675SRob Herring interrupts = <0 125 IRQ_TYPE_LEVEL_HIGH>; 929724ba675SRob Herring }; 930724ba675SRob Herring 931724ba675SRob Herring sdma: dma-controller@20ec000 { 932724ba675SRob Herring compatible = "fsl,imx6q-sdma", "fsl,imx35-sdma"; 933724ba675SRob Herring reg = <0x020ec000 0x4000>; 934724ba675SRob Herring interrupts = <0 2 IRQ_TYPE_LEVEL_HIGH>; 935724ba675SRob Herring clocks = <&clks IMX6QDL_CLK_IPG>, 936724ba675SRob Herring <&clks IMX6QDL_CLK_SDMA>; 937724ba675SRob Herring clock-names = "ipg", "ahb"; 938724ba675SRob Herring #dma-cells = <3>; 939724ba675SRob Herring fsl,sdma-ram-script-name = "imx/sdma/sdma-imx6q.bin"; 940724ba675SRob Herring }; 941724ba675SRob Herring }; 942724ba675SRob Herring 943724ba675SRob Herring aips2: bus@2100000 { /* AIPS2 */ 944724ba675SRob Herring compatible = "fsl,aips-bus", "simple-bus"; 945724ba675SRob Herring #address-cells = <1>; 946724ba675SRob Herring #size-cells = <1>; 947724ba675SRob Herring reg = <0x02100000 0x100000>; 948724ba675SRob Herring ranges; 949724ba675SRob Herring 950724ba675SRob Herring crypto: crypto@2100000 { 951724ba675SRob Herring compatible = "fsl,sec-v4.0"; 952724ba675SRob Herring #address-cells = <1>; 953724ba675SRob Herring #size-cells = <1>; 954724ba675SRob Herring reg = <0x2100000 0x10000>; 955724ba675SRob Herring ranges = <0 0x2100000 0x10000>; 956724ba675SRob Herring clocks = <&clks IMX6QDL_CLK_CAAM_MEM>, 957724ba675SRob Herring <&clks IMX6QDL_CLK_CAAM_ACLK>, 958724ba675SRob Herring <&clks IMX6QDL_CLK_CAAM_IPG>, 959724ba675SRob Herring <&clks IMX6QDL_CLK_EIM_SLOW>; 960724ba675SRob Herring clock-names = "mem", "aclk", "ipg", "emi_slow"; 961724ba675SRob Herring 962724ba675SRob Herring sec_jr0: jr@1000 { 963724ba675SRob Herring compatible = "fsl,sec-v4.0-job-ring"; 964724ba675SRob Herring reg = <0x1000 0x1000>; 965724ba675SRob Herring interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>; 966724ba675SRob Herring }; 967724ba675SRob Herring 968724ba675SRob Herring sec_jr1: jr@2000 { 969724ba675SRob Herring compatible = "fsl,sec-v4.0-job-ring"; 970724ba675SRob Herring reg = <0x2000 0x1000>; 971724ba675SRob Herring interrupts = <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>; 972724ba675SRob Herring }; 973724ba675SRob Herring }; 974724ba675SRob Herring 975724ba675SRob Herring aipstz@217c000 { /* AIPSTZ2 */ 976724ba675SRob Herring reg = <0x0217c000 0x4000>; 977724ba675SRob Herring }; 978724ba675SRob Herring 979724ba675SRob Herring usbotg: usb@2184000 { 980724ba675SRob Herring compatible = "fsl,imx6q-usb", "fsl,imx27-usb"; 981724ba675SRob Herring reg = <0x02184000 0x200>; 982724ba675SRob Herring interrupts = <0 43 IRQ_TYPE_LEVEL_HIGH>; 983724ba675SRob Herring clocks = <&clks IMX6QDL_CLK_USBOH3>; 984724ba675SRob Herring fsl,usbphy = <&usbphy1>; 985724ba675SRob Herring fsl,usbmisc = <&usbmisc 0>; 986724ba675SRob Herring ahb-burst-config = <0x0>; 987724ba675SRob Herring tx-burst-size-dword = <0x10>; 988724ba675SRob Herring rx-burst-size-dword = <0x10>; 989724ba675SRob Herring status = "disabled"; 990724ba675SRob Herring }; 991724ba675SRob Herring 992724ba675SRob Herring usbh1: usb@2184200 { 993724ba675SRob Herring compatible = "fsl,imx6q-usb", "fsl,imx27-usb"; 994724ba675SRob Herring reg = <0x02184200 0x200>; 995724ba675SRob Herring interrupts = <0 40 IRQ_TYPE_LEVEL_HIGH>; 996724ba675SRob Herring clocks = <&clks IMX6QDL_CLK_USBOH3>; 997724ba675SRob Herring fsl,usbphy = <&usbphy2>; 998724ba675SRob Herring fsl,usbmisc = <&usbmisc 1>; 999724ba675SRob Herring dr_mode = "host"; 1000724ba675SRob Herring ahb-burst-config = <0x0>; 1001724ba675SRob Herring tx-burst-size-dword = <0x10>; 1002724ba675SRob Herring rx-burst-size-dword = <0x10>; 1003724ba675SRob Herring status = "disabled"; 1004724ba675SRob Herring }; 1005724ba675SRob Herring 1006724ba675SRob Herring usbh2: usb@2184400 { 1007724ba675SRob Herring compatible = "fsl,imx6q-usb", "fsl,imx27-usb"; 1008724ba675SRob Herring reg = <0x02184400 0x200>; 1009724ba675SRob Herring interrupts = <0 41 IRQ_TYPE_LEVEL_HIGH>; 1010724ba675SRob Herring clocks = <&clks IMX6QDL_CLK_USBOH3>; 1011724ba675SRob Herring fsl,usbphy = <&usbphynop1>; 1012724ba675SRob Herring phy_type = "hsic"; 1013724ba675SRob Herring fsl,usbmisc = <&usbmisc 2>; 1014724ba675SRob Herring dr_mode = "host"; 1015724ba675SRob Herring ahb-burst-config = <0x0>; 1016724ba675SRob Herring tx-burst-size-dword = <0x10>; 1017724ba675SRob Herring rx-burst-size-dword = <0x10>; 1018724ba675SRob Herring status = "disabled"; 1019724ba675SRob Herring }; 1020724ba675SRob Herring 1021724ba675SRob Herring usbh3: usb@2184600 { 1022724ba675SRob Herring compatible = "fsl,imx6q-usb", "fsl,imx27-usb"; 1023724ba675SRob Herring reg = <0x02184600 0x200>; 1024724ba675SRob Herring interrupts = <0 42 IRQ_TYPE_LEVEL_HIGH>; 1025724ba675SRob Herring clocks = <&clks IMX6QDL_CLK_USBOH3>; 1026724ba675SRob Herring fsl,usbphy = <&usbphynop2>; 1027724ba675SRob Herring phy_type = "hsic"; 1028724ba675SRob Herring fsl,usbmisc = <&usbmisc 3>; 1029724ba675SRob Herring dr_mode = "host"; 1030724ba675SRob Herring ahb-burst-config = <0x0>; 1031724ba675SRob Herring tx-burst-size-dword = <0x10>; 1032724ba675SRob Herring rx-burst-size-dword = <0x10>; 1033724ba675SRob Herring status = "disabled"; 1034724ba675SRob Herring }; 1035724ba675SRob Herring 1036724ba675SRob Herring usbmisc: usbmisc@2184800 { 1037724ba675SRob Herring #index-cells = <1>; 1038724ba675SRob Herring compatible = "fsl,imx6q-usbmisc"; 1039724ba675SRob Herring reg = <0x02184800 0x200>; 1040724ba675SRob Herring clocks = <&clks IMX6QDL_CLK_USBOH3>; 1041724ba675SRob Herring }; 1042724ba675SRob Herring 1043724ba675SRob Herring fec: ethernet@2188000 { 1044724ba675SRob Herring compatible = "fsl,imx6q-fec"; 1045724ba675SRob Herring reg = <0x02188000 0x4000>; 1046724ba675SRob Herring interrupt-names = "int0", "pps"; 1047724ba675SRob Herring interrupts = <0 118 IRQ_TYPE_LEVEL_HIGH>, 1048724ba675SRob Herring <0 119 IRQ_TYPE_LEVEL_HIGH>; 1049724ba675SRob Herring clocks = <&clks IMX6QDL_CLK_ENET>, 1050724ba675SRob Herring <&clks IMX6QDL_CLK_ENET>, 1051724ba675SRob Herring <&clks IMX6QDL_CLK_ENET_REF>, 1052724ba675SRob Herring <&clks IMX6QDL_CLK_ENET_REF_SEL>; 1053724ba675SRob Herring clock-names = "ipg", "ahb", "ptp", "enet_clk_ref"; 1054724ba675SRob Herring fsl,stop-mode = <&gpr 0x34 27>; 1055724ba675SRob Herring nvmem-cells = <&fec_mac_addr>; 1056724ba675SRob Herring nvmem-cell-names = "mac-address"; 1057724ba675SRob Herring status = "disabled"; 1058724ba675SRob Herring }; 1059724ba675SRob Herring 1060724ba675SRob Herring mlb@218c000 { 1061724ba675SRob Herring reg = <0x0218c000 0x4000>; 1062724ba675SRob Herring interrupts = <0 53 IRQ_TYPE_LEVEL_HIGH>, 1063724ba675SRob Herring <0 117 IRQ_TYPE_LEVEL_HIGH>, 1064724ba675SRob Herring <0 126 IRQ_TYPE_LEVEL_HIGH>; 1065724ba675SRob Herring }; 1066724ba675SRob Herring 1067724ba675SRob Herring usdhc1: mmc@2190000 { 1068724ba675SRob Herring compatible = "fsl,imx6q-usdhc"; 1069724ba675SRob Herring reg = <0x02190000 0x4000>; 1070724ba675SRob Herring interrupts = <0 22 IRQ_TYPE_LEVEL_HIGH>; 1071724ba675SRob Herring clocks = <&clks IMX6QDL_CLK_USDHC1>, 1072724ba675SRob Herring <&clks IMX6QDL_CLK_USDHC1>, 1073724ba675SRob Herring <&clks IMX6QDL_CLK_USDHC1>; 1074724ba675SRob Herring clock-names = "ipg", "ahb", "per"; 1075724ba675SRob Herring bus-width = <4>; 1076724ba675SRob Herring status = "disabled"; 1077724ba675SRob Herring }; 1078724ba675SRob Herring 1079724ba675SRob Herring usdhc2: mmc@2194000 { 1080724ba675SRob Herring compatible = "fsl,imx6q-usdhc"; 1081724ba675SRob Herring reg = <0x02194000 0x4000>; 1082724ba675SRob Herring interrupts = <0 23 IRQ_TYPE_LEVEL_HIGH>; 1083724ba675SRob Herring clocks = <&clks IMX6QDL_CLK_USDHC2>, 1084724ba675SRob Herring <&clks IMX6QDL_CLK_USDHC2>, 1085724ba675SRob Herring <&clks IMX6QDL_CLK_USDHC2>; 1086724ba675SRob Herring clock-names = "ipg", "ahb", "per"; 1087724ba675SRob Herring bus-width = <4>; 1088724ba675SRob Herring status = "disabled"; 1089724ba675SRob Herring }; 1090724ba675SRob Herring 1091724ba675SRob Herring usdhc3: mmc@2198000 { 1092724ba675SRob Herring compatible = "fsl,imx6q-usdhc"; 1093724ba675SRob Herring reg = <0x02198000 0x4000>; 1094724ba675SRob Herring interrupts = <0 24 IRQ_TYPE_LEVEL_HIGH>; 1095724ba675SRob Herring clocks = <&clks IMX6QDL_CLK_USDHC3>, 1096724ba675SRob Herring <&clks IMX6QDL_CLK_USDHC3>, 1097724ba675SRob Herring <&clks IMX6QDL_CLK_USDHC3>; 1098724ba675SRob Herring clock-names = "ipg", "ahb", "per"; 1099724ba675SRob Herring bus-width = <4>; 1100724ba675SRob Herring status = "disabled"; 1101724ba675SRob Herring }; 1102724ba675SRob Herring 1103724ba675SRob Herring usdhc4: mmc@219c000 { 1104724ba675SRob Herring compatible = "fsl,imx6q-usdhc"; 1105724ba675SRob Herring reg = <0x0219c000 0x4000>; 1106724ba675SRob Herring interrupts = <0 25 IRQ_TYPE_LEVEL_HIGH>; 1107724ba675SRob Herring clocks = <&clks IMX6QDL_CLK_USDHC4>, 1108724ba675SRob Herring <&clks IMX6QDL_CLK_USDHC4>, 1109724ba675SRob Herring <&clks IMX6QDL_CLK_USDHC4>; 1110724ba675SRob Herring clock-names = "ipg", "ahb", "per"; 1111724ba675SRob Herring bus-width = <4>; 1112724ba675SRob Herring status = "disabled"; 1113724ba675SRob Herring }; 1114724ba675SRob Herring 1115724ba675SRob Herring i2c1: i2c@21a0000 { 1116724ba675SRob Herring #address-cells = <1>; 1117724ba675SRob Herring #size-cells = <0>; 1118724ba675SRob Herring compatible = "fsl,imx6q-i2c", "fsl,imx21-i2c"; 1119724ba675SRob Herring reg = <0x021a0000 0x4000>; 1120724ba675SRob Herring interrupts = <0 36 IRQ_TYPE_LEVEL_HIGH>; 1121724ba675SRob Herring clocks = <&clks IMX6QDL_CLK_I2C1>; 1122724ba675SRob Herring status = "disabled"; 1123724ba675SRob Herring }; 1124724ba675SRob Herring 1125724ba675SRob Herring i2c2: i2c@21a4000 { 1126724ba675SRob Herring #address-cells = <1>; 1127724ba675SRob Herring #size-cells = <0>; 1128724ba675SRob Herring compatible = "fsl,imx6q-i2c", "fsl,imx21-i2c"; 1129724ba675SRob Herring reg = <0x021a4000 0x4000>; 1130724ba675SRob Herring interrupts = <0 37 IRQ_TYPE_LEVEL_HIGH>; 1131724ba675SRob Herring clocks = <&clks IMX6QDL_CLK_I2C2>; 1132724ba675SRob Herring status = "disabled"; 1133724ba675SRob Herring }; 1134724ba675SRob Herring 1135724ba675SRob Herring i2c3: i2c@21a8000 { 1136724ba675SRob Herring #address-cells = <1>; 1137724ba675SRob Herring #size-cells = <0>; 1138724ba675SRob Herring compatible = "fsl,imx6q-i2c", "fsl,imx21-i2c"; 1139724ba675SRob Herring reg = <0x021a8000 0x4000>; 1140724ba675SRob Herring interrupts = <0 38 IRQ_TYPE_LEVEL_HIGH>; 1141724ba675SRob Herring clocks = <&clks IMX6QDL_CLK_I2C3>; 1142724ba675SRob Herring status = "disabled"; 1143724ba675SRob Herring }; 1144724ba675SRob Herring 1145724ba675SRob Herring romcp@21ac000 { 1146724ba675SRob Herring reg = <0x021ac000 0x4000>; 1147724ba675SRob Herring }; 1148724ba675SRob Herring 1149724ba675SRob Herring mmdc0: memory-controller@21b0000 { /* MMDC0 */ 1150724ba675SRob Herring compatible = "fsl,imx6q-mmdc"; 1151724ba675SRob Herring reg = <0x021b0000 0x4000>; 1152724ba675SRob Herring clocks = <&clks IMX6QDL_CLK_MMDC_P0_IPG>; 1153724ba675SRob Herring }; 1154724ba675SRob Herring 1155724ba675SRob Herring mmdc1: memory-controller@21b4000 { /* MMDC1 */ 1156724ba675SRob Herring compatible = "fsl,imx6q-mmdc"; 1157724ba675SRob Herring reg = <0x021b4000 0x4000>; 1158724ba675SRob Herring status = "disabled"; 1159724ba675SRob Herring }; 1160724ba675SRob Herring 1161*ccda9e5cSSebastian Reichel weim: memory-controller@21b8000 { 1162724ba675SRob Herring #address-cells = <2>; 1163724ba675SRob Herring #size-cells = <1>; 1164724ba675SRob Herring compatible = "fsl,imx6q-weim"; 1165724ba675SRob Herring reg = <0x021b8000 0x4000>; 1166724ba675SRob Herring interrupts = <0 14 IRQ_TYPE_LEVEL_HIGH>; 1167724ba675SRob Herring clocks = <&clks IMX6QDL_CLK_EIM_SLOW>; 1168724ba675SRob Herring fsl,weim-cs-gpr = <&gpr>; 1169724ba675SRob Herring status = "disabled"; 1170724ba675SRob Herring }; 1171724ba675SRob Herring 1172724ba675SRob Herring ocotp: efuse@21bc000 { 1173724ba675SRob Herring compatible = "fsl,imx6q-ocotp", "syscon"; 1174724ba675SRob Herring reg = <0x021bc000 0x4000>; 1175724ba675SRob Herring clocks = <&clks IMX6QDL_CLK_IIM>; 1176724ba675SRob Herring #address-cells = <1>; 1177724ba675SRob Herring #size-cells = <1>; 1178724ba675SRob Herring 1179724ba675SRob Herring cpu_speed_grade: speed-grade@10 { 1180724ba675SRob Herring reg = <0x10 4>; 1181724ba675SRob Herring }; 1182724ba675SRob Herring 1183724ba675SRob Herring tempmon_calib: calib@38 { 1184724ba675SRob Herring reg = <0x38 4>; 1185724ba675SRob Herring }; 1186724ba675SRob Herring 1187724ba675SRob Herring tempmon_temp_grade: temp-grade@20 { 1188724ba675SRob Herring reg = <0x20 4>; 1189724ba675SRob Herring }; 1190724ba675SRob Herring 1191724ba675SRob Herring fec_mac_addr: mac-addr@88 { 1192724ba675SRob Herring reg = <0x88 6>; 1193724ba675SRob Herring }; 1194724ba675SRob Herring }; 1195724ba675SRob Herring 1196724ba675SRob Herring tzasc@21d0000 { /* TZASC1 */ 1197724ba675SRob Herring reg = <0x021d0000 0x4000>; 1198724ba675SRob Herring interrupts = <0 108 IRQ_TYPE_LEVEL_HIGH>; 1199724ba675SRob Herring }; 1200724ba675SRob Herring 1201724ba675SRob Herring tzasc@21d4000 { /* TZASC2 */ 1202724ba675SRob Herring reg = <0x021d4000 0x4000>; 1203724ba675SRob Herring interrupts = <0 109 IRQ_TYPE_LEVEL_HIGH>; 1204724ba675SRob Herring }; 1205724ba675SRob Herring 1206724ba675SRob Herring audmux: audmux@21d8000 { 1207724ba675SRob Herring compatible = "fsl,imx6q-audmux", "fsl,imx31-audmux"; 1208724ba675SRob Herring reg = <0x021d8000 0x4000>; 1209724ba675SRob Herring status = "disabled"; 1210724ba675SRob Herring }; 1211724ba675SRob Herring 1212724ba675SRob Herring mipi_csi: mipi@21dc000 { 1213724ba675SRob Herring compatible = "fsl,imx6-mipi-csi2"; 1214724ba675SRob Herring reg = <0x021dc000 0x4000>; 1215724ba675SRob Herring #address-cells = <1>; 1216724ba675SRob Herring #size-cells = <0>; 1217724ba675SRob Herring interrupts = <0 100 0x04>, <0 101 0x04>; 1218724ba675SRob Herring clocks = <&clks IMX6QDL_CLK_HSI_TX>, 1219724ba675SRob Herring <&clks IMX6QDL_CLK_VIDEO_27M>, 1220724ba675SRob Herring <&clks IMX6QDL_CLK_EIM_PODF>; 1221724ba675SRob Herring clock-names = "dphy", "ref", "pix"; 1222724ba675SRob Herring status = "disabled"; 1223724ba675SRob Herring }; 1224724ba675SRob Herring 1225724ba675SRob Herring mipi_dsi: mipi@21e0000 { 1226724ba675SRob Herring reg = <0x021e0000 0x4000>; 1227724ba675SRob Herring status = "disabled"; 1228724ba675SRob Herring 1229724ba675SRob Herring ports { 1230724ba675SRob Herring #address-cells = <1>; 1231724ba675SRob Herring #size-cells = <0>; 1232724ba675SRob Herring 1233724ba675SRob Herring port@0 { 1234724ba675SRob Herring reg = <0>; 1235724ba675SRob Herring 1236724ba675SRob Herring mipi_mux_0: endpoint { 1237724ba675SRob Herring remote-endpoint = <&ipu1_di0_mipi>; 1238724ba675SRob Herring }; 1239724ba675SRob Herring }; 1240724ba675SRob Herring 1241724ba675SRob Herring port@1 { 1242724ba675SRob Herring reg = <1>; 1243724ba675SRob Herring 1244724ba675SRob Herring mipi_mux_1: endpoint { 1245724ba675SRob Herring remote-endpoint = <&ipu1_di1_mipi>; 1246724ba675SRob Herring }; 1247724ba675SRob Herring }; 1248724ba675SRob Herring }; 1249724ba675SRob Herring }; 1250724ba675SRob Herring 1251724ba675SRob Herring vdoa@21e4000 { 1252724ba675SRob Herring compatible = "fsl,imx6q-vdoa"; 1253724ba675SRob Herring reg = <0x021e4000 0x4000>; 1254724ba675SRob Herring interrupts = <0 18 IRQ_TYPE_LEVEL_HIGH>; 1255724ba675SRob Herring clocks = <&clks IMX6QDL_CLK_VDOA>; 1256724ba675SRob Herring }; 1257724ba675SRob Herring 1258724ba675SRob Herring uart2: serial@21e8000 { 1259724ba675SRob Herring compatible = "fsl,imx6q-uart", "fsl,imx21-uart"; 1260724ba675SRob Herring reg = <0x021e8000 0x4000>; 1261724ba675SRob Herring interrupts = <0 27 IRQ_TYPE_LEVEL_HIGH>; 1262724ba675SRob Herring clocks = <&clks IMX6QDL_CLK_UART_IPG>, 1263724ba675SRob Herring <&clks IMX6QDL_CLK_UART_SERIAL>; 1264724ba675SRob Herring clock-names = "ipg", "per"; 1265724ba675SRob Herring dmas = <&sdma 27 4 0>, <&sdma 28 4 0>; 1266724ba675SRob Herring dma-names = "rx", "tx"; 1267724ba675SRob Herring status = "disabled"; 1268724ba675SRob Herring }; 1269724ba675SRob Herring 1270724ba675SRob Herring uart3: serial@21ec000 { 1271724ba675SRob Herring compatible = "fsl,imx6q-uart", "fsl,imx21-uart"; 1272724ba675SRob Herring reg = <0x021ec000 0x4000>; 1273724ba675SRob Herring interrupts = <0 28 IRQ_TYPE_LEVEL_HIGH>; 1274724ba675SRob Herring clocks = <&clks IMX6QDL_CLK_UART_IPG>, 1275724ba675SRob Herring <&clks IMX6QDL_CLK_UART_SERIAL>; 1276724ba675SRob Herring clock-names = "ipg", "per"; 1277724ba675SRob Herring dmas = <&sdma 29 4 0>, <&sdma 30 4 0>; 1278724ba675SRob Herring dma-names = "rx", "tx"; 1279724ba675SRob Herring status = "disabled"; 1280724ba675SRob Herring }; 1281724ba675SRob Herring 1282724ba675SRob Herring uart4: serial@21f0000 { 1283724ba675SRob Herring compatible = "fsl,imx6q-uart", "fsl,imx21-uart"; 1284724ba675SRob Herring reg = <0x021f0000 0x4000>; 1285724ba675SRob Herring interrupts = <0 29 IRQ_TYPE_LEVEL_HIGH>; 1286724ba675SRob Herring clocks = <&clks IMX6QDL_CLK_UART_IPG>, 1287724ba675SRob Herring <&clks IMX6QDL_CLK_UART_SERIAL>; 1288724ba675SRob Herring clock-names = "ipg", "per"; 1289724ba675SRob Herring dmas = <&sdma 31 4 0>, <&sdma 32 4 0>; 1290724ba675SRob Herring dma-names = "rx", "tx"; 1291724ba675SRob Herring status = "disabled"; 1292724ba675SRob Herring }; 1293724ba675SRob Herring 1294724ba675SRob Herring uart5: serial@21f4000 { 1295724ba675SRob Herring compatible = "fsl,imx6q-uart", "fsl,imx21-uart"; 1296724ba675SRob Herring reg = <0x021f4000 0x4000>; 1297724ba675SRob Herring interrupts = <0 30 IRQ_TYPE_LEVEL_HIGH>; 1298724ba675SRob Herring clocks = <&clks IMX6QDL_CLK_UART_IPG>, 1299724ba675SRob Herring <&clks IMX6QDL_CLK_UART_SERIAL>; 1300724ba675SRob Herring clock-names = "ipg", "per"; 1301724ba675SRob Herring dmas = <&sdma 33 4 0>, <&sdma 34 4 0>; 1302724ba675SRob Herring dma-names = "rx", "tx"; 1303724ba675SRob Herring status = "disabled"; 1304724ba675SRob Herring }; 1305724ba675SRob Herring }; 1306724ba675SRob Herring 1307724ba675SRob Herring ipu1: ipu@2400000 { 1308724ba675SRob Herring #address-cells = <1>; 1309724ba675SRob Herring #size-cells = <0>; 1310724ba675SRob Herring compatible = "fsl,imx6q-ipu"; 1311724ba675SRob Herring reg = <0x02400000 0x400000>; 1312724ba675SRob Herring interrupts = <0 6 IRQ_TYPE_LEVEL_HIGH>, 1313724ba675SRob Herring <0 5 IRQ_TYPE_LEVEL_HIGH>; 1314724ba675SRob Herring clocks = <&clks IMX6QDL_CLK_IPU1>, 1315724ba675SRob Herring <&clks IMX6QDL_CLK_IPU1_DI0>, 1316724ba675SRob Herring <&clks IMX6QDL_CLK_IPU1_DI1>; 1317724ba675SRob Herring clock-names = "bus", "di0", "di1"; 1318724ba675SRob Herring resets = <&src 2>; 1319724ba675SRob Herring 1320724ba675SRob Herring ipu1_csi0: port@0 { 1321724ba675SRob Herring reg = <0>; 1322724ba675SRob Herring 1323724ba675SRob Herring ipu1_csi0_from_ipu1_csi0_mux: endpoint { 1324724ba675SRob Herring remote-endpoint = <&ipu1_csi0_mux_to_ipu1_csi0>; 1325724ba675SRob Herring }; 1326724ba675SRob Herring }; 1327724ba675SRob Herring 1328724ba675SRob Herring ipu1_csi1: port@1 { 1329724ba675SRob Herring reg = <1>; 1330724ba675SRob Herring }; 1331724ba675SRob Herring 1332724ba675SRob Herring ipu1_di0: port@2 { 1333724ba675SRob Herring #address-cells = <1>; 1334724ba675SRob Herring #size-cells = <0>; 1335724ba675SRob Herring reg = <2>; 1336724ba675SRob Herring 1337724ba675SRob Herring ipu1_di0_disp0: endpoint@0 { 1338724ba675SRob Herring reg = <0>; 1339724ba675SRob Herring }; 1340724ba675SRob Herring 1341724ba675SRob Herring ipu1_di0_hdmi: endpoint@1 { 1342724ba675SRob Herring reg = <1>; 1343724ba675SRob Herring remote-endpoint = <&hdmi_mux_0>; 1344724ba675SRob Herring }; 1345724ba675SRob Herring 1346724ba675SRob Herring ipu1_di0_mipi: endpoint@2 { 1347724ba675SRob Herring reg = <2>; 1348724ba675SRob Herring remote-endpoint = <&mipi_mux_0>; 1349724ba675SRob Herring }; 1350724ba675SRob Herring 1351724ba675SRob Herring ipu1_di0_lvds0: endpoint@3 { 1352724ba675SRob Herring reg = <3>; 1353724ba675SRob Herring remote-endpoint = <&lvds0_mux_0>; 1354724ba675SRob Herring }; 1355724ba675SRob Herring 1356724ba675SRob Herring ipu1_di0_lvds1: endpoint@4 { 1357724ba675SRob Herring reg = <4>; 1358724ba675SRob Herring remote-endpoint = <&lvds1_mux_0>; 1359724ba675SRob Herring }; 1360724ba675SRob Herring }; 1361724ba675SRob Herring 1362724ba675SRob Herring ipu1_di1: port@3 { 1363724ba675SRob Herring #address-cells = <1>; 1364724ba675SRob Herring #size-cells = <0>; 1365724ba675SRob Herring reg = <3>; 1366724ba675SRob Herring 1367724ba675SRob Herring ipu1_di1_disp1: endpoint@0 { 1368724ba675SRob Herring reg = <0>; 1369724ba675SRob Herring }; 1370724ba675SRob Herring 1371724ba675SRob Herring ipu1_di1_hdmi: endpoint@1 { 1372724ba675SRob Herring reg = <1>; 1373724ba675SRob Herring remote-endpoint = <&hdmi_mux_1>; 1374724ba675SRob Herring }; 1375724ba675SRob Herring 1376724ba675SRob Herring ipu1_di1_mipi: endpoint@2 { 1377724ba675SRob Herring reg = <2>; 1378724ba675SRob Herring remote-endpoint = <&mipi_mux_1>; 1379724ba675SRob Herring }; 1380724ba675SRob Herring 1381724ba675SRob Herring ipu1_di1_lvds0: endpoint@3 { 1382724ba675SRob Herring reg = <3>; 1383724ba675SRob Herring remote-endpoint = <&lvds0_mux_1>; 1384724ba675SRob Herring }; 1385724ba675SRob Herring 1386724ba675SRob Herring ipu1_di1_lvds1: endpoint@4 { 1387724ba675SRob Herring reg = <4>; 1388724ba675SRob Herring remote-endpoint = <&lvds1_mux_1>; 1389724ba675SRob Herring }; 1390724ba675SRob Herring }; 1391724ba675SRob Herring }; 1392724ba675SRob Herring }; 1393724ba675SRob Herring}; 1394