1*b23de67dSBence Csókás// SPDX-License-Identifier: (GPL-2.0-only OR MIT) 2724ba675SRob Herring/* 3724ba675SRob Herring * Copyright 2016 Gateworks Corporation 4724ba675SRob Herring */ 5724ba675SRob Herring 6724ba675SRob Herring#include <dt-bindings/gpio/gpio.h> 7724ba675SRob Herring#include <dt-bindings/input/linux-event-codes.h> 8724ba675SRob Herring#include <dt-bindings/interrupt-controller/irq.h> 9724ba675SRob Herring 10724ba675SRob Herring/ { 11724ba675SRob Herring /* these are used by bootloader for disabling nodes */ 12724ba675SRob Herring aliases { 13724ba675SRob Herring led0 = &led0; 14724ba675SRob Herring led1 = &led1; 15724ba675SRob Herring nand = &gpmi; 16724ba675SRob Herring usb0 = &usbh1; 17724ba675SRob Herring usb1 = &usbotg; 18724ba675SRob Herring }; 19724ba675SRob Herring 20724ba675SRob Herring chosen { 21724ba675SRob Herring stdout-path = &uart2; 22724ba675SRob Herring }; 23724ba675SRob Herring 24724ba675SRob Herring gpio-keys { 25724ba675SRob Herring compatible = "gpio-keys"; 26724ba675SRob Herring 27724ba675SRob Herring user-pb { 28724ba675SRob Herring label = "user_pb"; 29724ba675SRob Herring gpios = <&gsc_gpio 0 GPIO_ACTIVE_LOW>; 30724ba675SRob Herring linux,code = <BTN_0>; 31724ba675SRob Herring }; 32724ba675SRob Herring 33724ba675SRob Herring user-pb1x { 34724ba675SRob Herring label = "user_pb1x"; 35724ba675SRob Herring linux,code = <BTN_1>; 36724ba675SRob Herring interrupt-parent = <&gsc>; 37724ba675SRob Herring interrupts = <0>; 38724ba675SRob Herring }; 39724ba675SRob Herring 40724ba675SRob Herring key-erased { 41724ba675SRob Herring label = "key-erased"; 42724ba675SRob Herring linux,code = <BTN_2>; 43724ba675SRob Herring interrupt-parent = <&gsc>; 44724ba675SRob Herring interrupts = <1>; 45724ba675SRob Herring }; 46724ba675SRob Herring 47724ba675SRob Herring eeprom-wp { 48724ba675SRob Herring label = "eeprom_wp"; 49724ba675SRob Herring linux,code = <BTN_3>; 50724ba675SRob Herring interrupt-parent = <&gsc>; 51724ba675SRob Herring interrupts = <2>; 52724ba675SRob Herring }; 53724ba675SRob Herring 54724ba675SRob Herring tamper { 55724ba675SRob Herring label = "tamper"; 56724ba675SRob Herring linux,code = <BTN_4>; 57724ba675SRob Herring interrupt-parent = <&gsc>; 58724ba675SRob Herring interrupts = <5>; 59724ba675SRob Herring }; 60724ba675SRob Herring 61724ba675SRob Herring switch-hold { 62724ba675SRob Herring label = "switch_hold"; 63724ba675SRob Herring linux,code = <BTN_5>; 64724ba675SRob Herring interrupt-parent = <&gsc>; 65724ba675SRob Herring interrupts = <7>; 66724ba675SRob Herring }; 67724ba675SRob Herring }; 68724ba675SRob Herring 69724ba675SRob Herring leds { 70724ba675SRob Herring compatible = "gpio-leds"; 71724ba675SRob Herring pinctrl-names = "default"; 72724ba675SRob Herring pinctrl-0 = <&pinctrl_gpio_leds>; 73724ba675SRob Herring 74724ba675SRob Herring led0: led-user1 { 75724ba675SRob Herring label = "user1"; 76724ba675SRob Herring gpios = <&gpio4 10 GPIO_ACTIVE_HIGH>; /* MX6_PANLEDG */ 77724ba675SRob Herring default-state = "on"; 78724ba675SRob Herring linux,default-trigger = "heartbeat"; 79724ba675SRob Herring }; 80724ba675SRob Herring 81724ba675SRob Herring led1: led-user2 { 82724ba675SRob Herring label = "user2"; 83724ba675SRob Herring gpios = <&gpio4 11 GPIO_ACTIVE_HIGH>; /* MX6_PANLEDR */ 84724ba675SRob Herring default-state = "off"; 85724ba675SRob Herring }; 86724ba675SRob Herring }; 87724ba675SRob Herring 88724ba675SRob Herring memory@10000000 { 89724ba675SRob Herring device_type = "memory"; 90724ba675SRob Herring reg = <0x10000000 0x20000000>; 91724ba675SRob Herring }; 92724ba675SRob Herring 93724ba675SRob Herring pps { 94724ba675SRob Herring compatible = "pps-gpio"; 95724ba675SRob Herring pinctrl-names = "default"; 96724ba675SRob Herring pinctrl-0 = <&pinctrl_pps>; 97724ba675SRob Herring gpios = <&gpio1 26 GPIO_ACTIVE_HIGH>; 98724ba675SRob Herring status = "okay"; 99724ba675SRob Herring }; 100724ba675SRob Herring 101724ba675SRob Herring reg_5p0v: regulator-5p0v { 102724ba675SRob Herring compatible = "regulator-fixed"; 103724ba675SRob Herring regulator-name = "5P0V"; 104724ba675SRob Herring regulator-min-microvolt = <5000000>; 105724ba675SRob Herring regulator-max-microvolt = <5000000>; 106724ba675SRob Herring regulator-always-on; 107724ba675SRob Herring }; 108724ba675SRob Herring 109724ba675SRob Herring reg_usb_otg_vbus: regulator-usb-otg-vbus { 110724ba675SRob Herring compatible = "regulator-fixed"; 111724ba675SRob Herring regulator-name = "usb_otg_vbus"; 112724ba675SRob Herring regulator-min-microvolt = <5000000>; 113724ba675SRob Herring regulator-max-microvolt = <5000000>; 114724ba675SRob Herring gpio = <&gpio3 22 GPIO_ACTIVE_HIGH>; 115724ba675SRob Herring enable-active-high; 116724ba675SRob Herring }; 117724ba675SRob Herring}; 118724ba675SRob Herring 119724ba675SRob Herring&gpmi { 120724ba675SRob Herring pinctrl-names = "default"; 121724ba675SRob Herring pinctrl-0 = <&pinctrl_gpmi_nand>; 122724ba675SRob Herring status = "okay"; 123724ba675SRob Herring}; 124724ba675SRob Herring 125724ba675SRob Herring&hdmi { 126724ba675SRob Herring pinctrl-names = "default"; 127724ba675SRob Herring pinctrl-0 = <&pinctrl_hdmi>; 128724ba675SRob Herring ddc-i2c-bus = <&i2c3>; 129724ba675SRob Herring status = "okay"; 130724ba675SRob Herring}; 131724ba675SRob Herring 132724ba675SRob Herring&i2c1 { 133724ba675SRob Herring clock-frequency = <100000>; 134724ba675SRob Herring pinctrl-names = "default"; 135724ba675SRob Herring pinctrl-0 = <&pinctrl_i2c1>; 136724ba675SRob Herring status = "okay"; 137724ba675SRob Herring 138724ba675SRob Herring gsc: gsc@20 { 139724ba675SRob Herring compatible = "gw,gsc"; 140724ba675SRob Herring reg = <0x20>; 141724ba675SRob Herring interrupt-parent = <&gpio1>; 142724ba675SRob Herring interrupts = <4 IRQ_TYPE_LEVEL_LOW>; 143724ba675SRob Herring interrupt-controller; 144724ba675SRob Herring #interrupt-cells = <1>; 145724ba675SRob Herring #size-cells = <0>; 146724ba675SRob Herring 147724ba675SRob Herring adc { 148724ba675SRob Herring compatible = "gw,gsc-adc"; 149724ba675SRob Herring #address-cells = <1>; 150724ba675SRob Herring #size-cells = <0>; 151724ba675SRob Herring 152724ba675SRob Herring channel@0 { 153724ba675SRob Herring gw,mode = <0>; 154724ba675SRob Herring reg = <0x00>; 155724ba675SRob Herring label = "temp"; 156724ba675SRob Herring }; 157724ba675SRob Herring 158724ba675SRob Herring channel@2 { 159724ba675SRob Herring gw,mode = <1>; 160724ba675SRob Herring reg = <0x02>; 161724ba675SRob Herring label = "vdd_vin"; 162724ba675SRob Herring }; 163724ba675SRob Herring 164724ba675SRob Herring channel@5 { 165724ba675SRob Herring gw,mode = <1>; 166724ba675SRob Herring reg = <0x05>; 167724ba675SRob Herring label = "vdd_3p3"; 168724ba675SRob Herring }; 169724ba675SRob Herring 170724ba675SRob Herring channel@8 { 171724ba675SRob Herring gw,mode = <1>; 172724ba675SRob Herring reg = <0x08>; 173724ba675SRob Herring label = "vdd_bat"; 174724ba675SRob Herring }; 175724ba675SRob Herring 176724ba675SRob Herring channel@b { 177724ba675SRob Herring gw,mode = <1>; 178724ba675SRob Herring reg = <0x0b>; 179724ba675SRob Herring label = "vdd_5p0"; 180724ba675SRob Herring }; 181724ba675SRob Herring 182724ba675SRob Herring channel@e { 183724ba675SRob Herring gw,mode = <1>; 184724ba675SRob Herring reg = <0xe>; 185724ba675SRob Herring label = "vdd_arm"; 186724ba675SRob Herring }; 187724ba675SRob Herring 188724ba675SRob Herring channel@11 { 189724ba675SRob Herring gw,mode = <1>; 190724ba675SRob Herring reg = <0x11>; 191724ba675SRob Herring label = "vdd_soc"; 192724ba675SRob Herring }; 193724ba675SRob Herring 194724ba675SRob Herring channel@14 { 195724ba675SRob Herring gw,mode = <1>; 196724ba675SRob Herring reg = <0x14>; 197724ba675SRob Herring label = "vdd_3p0"; 198724ba675SRob Herring }; 199724ba675SRob Herring 200724ba675SRob Herring channel@17 { 201724ba675SRob Herring gw,mode = <1>; 202724ba675SRob Herring reg = <0x17>; 203724ba675SRob Herring label = "vdd_1p5"; 204724ba675SRob Herring }; 205724ba675SRob Herring 206724ba675SRob Herring channel@1d { 207724ba675SRob Herring gw,mode = <1>; 208724ba675SRob Herring reg = <0x1d>; 209724ba675SRob Herring label = "vdd_1p8a"; 210724ba675SRob Herring }; 211724ba675SRob Herring 212724ba675SRob Herring channel@20 { 213724ba675SRob Herring gw,mode = <1>; 214724ba675SRob Herring reg = <0x20>; 215724ba675SRob Herring label = "vdd_1p0b"; 216724ba675SRob Herring }; 217724ba675SRob Herring 218724ba675SRob Herring channel@26 { 219724ba675SRob Herring gw,mode = <1>; 220724ba675SRob Herring reg = <0x26>; 221724ba675SRob Herring label = "vdd_an1"; 222724ba675SRob Herring }; 223724ba675SRob Herring }; 224724ba675SRob Herring }; 225724ba675SRob Herring 226724ba675SRob Herring gsc_gpio: gpio@23 { 227724ba675SRob Herring compatible = "nxp,pca9555"; 228724ba675SRob Herring reg = <0x23>; 229724ba675SRob Herring gpio-controller; 230724ba675SRob Herring #gpio-cells = <2>; 231724ba675SRob Herring interrupt-parent = <&gsc>; 232724ba675SRob Herring interrupts = <4>; 233724ba675SRob Herring }; 234724ba675SRob Herring 235724ba675SRob Herring eeprom1: eeprom@50 { 236724ba675SRob Herring compatible = "atmel,24c02"; 237724ba675SRob Herring reg = <0x50>; 238724ba675SRob Herring pagesize = <16>; 239724ba675SRob Herring }; 240724ba675SRob Herring 241724ba675SRob Herring eeprom2: eeprom@51 { 242724ba675SRob Herring compatible = "atmel,24c02"; 243724ba675SRob Herring reg = <0x51>; 244724ba675SRob Herring pagesize = <16>; 245724ba675SRob Herring }; 246724ba675SRob Herring 247724ba675SRob Herring eeprom3: eeprom@52 { 248724ba675SRob Herring compatible = "atmel,24c02"; 249724ba675SRob Herring reg = <0x52>; 250724ba675SRob Herring pagesize = <16>; 251724ba675SRob Herring }; 252724ba675SRob Herring 253724ba675SRob Herring eeprom4: eeprom@53 { 254724ba675SRob Herring compatible = "atmel,24c02"; 255724ba675SRob Herring reg = <0x53>; 256724ba675SRob Herring pagesize = <16>; 257724ba675SRob Herring }; 258724ba675SRob Herring 259724ba675SRob Herring rtc: ds1672@68 { 260724ba675SRob Herring compatible = "dallas,ds1672"; 261724ba675SRob Herring reg = <0x68>; 262724ba675SRob Herring }; 263724ba675SRob Herring}; 264724ba675SRob Herring 265724ba675SRob Herring&i2c2 { 266724ba675SRob Herring clock-frequency = <100000>; 267724ba675SRob Herring pinctrl-names = "default"; 268724ba675SRob Herring pinctrl-0 = <&pinctrl_i2c2>; 269724ba675SRob Herring status = "okay"; 270724ba675SRob Herring 271724ba675SRob Herring magn@1c { 272724ba675SRob Herring compatible = "st,lsm9ds1-magn"; 273724ba675SRob Herring reg = <0x1c>; 274724ba675SRob Herring pinctrl-names = "default"; 275724ba675SRob Herring pinctrl-0 = <&pinctrl_mag>; 276724ba675SRob Herring interrupt-parent = <&gpio1>; 277724ba675SRob Herring interrupts = <2 IRQ_TYPE_EDGE_RISING>; 278724ba675SRob Herring }; 279724ba675SRob Herring 280724ba675SRob Herring imu@6a { 281724ba675SRob Herring compatible = "st,lsm9ds1-imu"; 282724ba675SRob Herring reg = <0x6a>; 283724ba675SRob Herring st,drdy-int-pin = <1>; 284724ba675SRob Herring pinctrl-names = "default"; 285724ba675SRob Herring pinctrl-0 = <&pinctrl_imu>; 286724ba675SRob Herring interrupt-parent = <&gpio7>; 287724ba675SRob Herring interrupts = <13 IRQ_TYPE_LEVEL_HIGH>; 288724ba675SRob Herring }; 289724ba675SRob Herring 290724ba675SRob Herring ltc3676: pmic@3c { 291724ba675SRob Herring compatible = "lltc,ltc3676"; 292724ba675SRob Herring reg = <0x3c>; 293724ba675SRob Herring pinctrl-names = "default"; 294724ba675SRob Herring pinctrl-0 = <&pinctrl_pmic>; 295724ba675SRob Herring interrupt-parent = <&gpio1>; 296724ba675SRob Herring interrupts = <8 IRQ_TYPE_EDGE_FALLING>; 297724ba675SRob Herring 298724ba675SRob Herring regulators { 299724ba675SRob Herring /* VDD_SOC (1+R1/R2 = 1.635) */ 300724ba675SRob Herring reg_vdd_soc: sw1 { 301724ba675SRob Herring regulator-name = "vddsoc"; 302724ba675SRob Herring regulator-min-microvolt = <674400>; 303724ba675SRob Herring regulator-max-microvolt = <1308000>; 304724ba675SRob Herring lltc,fb-voltage-divider = <127000 200000>; 305724ba675SRob Herring regulator-ramp-delay = <7000>; 306724ba675SRob Herring regulator-boot-on; 307724ba675SRob Herring regulator-always-on; 308724ba675SRob Herring }; 309724ba675SRob Herring 310724ba675SRob Herring /* VDD_DDR (1+R1/R2 = 2.105) */ 311724ba675SRob Herring reg_vdd_ddr: sw2 { 312724ba675SRob Herring regulator-name = "vddddr"; 313724ba675SRob Herring regulator-min-microvolt = <868310>; 314724ba675SRob Herring regulator-max-microvolt = <1684000>; 315724ba675SRob Herring lltc,fb-voltage-divider = <221000 200000>; 316724ba675SRob Herring regulator-ramp-delay = <7000>; 317724ba675SRob Herring regulator-boot-on; 318724ba675SRob Herring regulator-always-on; 319724ba675SRob Herring }; 320724ba675SRob Herring 321724ba675SRob Herring /* VDD_ARM (1+R1/R2 = 1.635) */ 322724ba675SRob Herring reg_vdd_arm: sw3 { 323724ba675SRob Herring regulator-name = "vddarm"; 324724ba675SRob Herring regulator-min-microvolt = <674400>; 325724ba675SRob Herring regulator-max-microvolt = <1308000>; 326724ba675SRob Herring lltc,fb-voltage-divider = <127000 200000>; 327724ba675SRob Herring regulator-ramp-delay = <7000>; 328724ba675SRob Herring regulator-boot-on; 329724ba675SRob Herring regulator-always-on; 330724ba675SRob Herring }; 331724ba675SRob Herring 332724ba675SRob Herring /* VDD_3P3 (1+R1/R2 = 1.281) */ 333724ba675SRob Herring reg_3p3v: sw4 { 334724ba675SRob Herring regulator-name = "vdd3p3"; 335724ba675SRob Herring regulator-min-microvolt = <1880000>; 336724ba675SRob Herring regulator-max-microvolt = <3647000>; 337724ba675SRob Herring lltc,fb-voltage-divider = <200000 56200>; 338724ba675SRob Herring regulator-ramp-delay = <7000>; 339724ba675SRob Herring regulator-boot-on; 340724ba675SRob Herring regulator-always-on; 341724ba675SRob Herring }; 342724ba675SRob Herring 343724ba675SRob Herring /* VDD_1P8a (1+R1/R2 = 2.505): Analog Video Decoder */ 344724ba675SRob Herring reg_1p8a: ldo2 { 345724ba675SRob Herring regulator-name = "vdd1p8a"; 346724ba675SRob Herring regulator-min-microvolt = <1816125>; 347724ba675SRob Herring regulator-max-microvolt = <1816125>; 348724ba675SRob Herring lltc,fb-voltage-divider = <301000 200000>; 349724ba675SRob Herring regulator-boot-on; 350724ba675SRob Herring regulator-always-on; 351724ba675SRob Herring }; 352724ba675SRob Herring 353724ba675SRob Herring /* VDD_1P8b: microSD VDD_1P8 */ 354724ba675SRob Herring reg_1p8b: ldo3 { 355724ba675SRob Herring regulator-name = "vdd1p8b"; 356724ba675SRob Herring regulator-min-microvolt = <1800000>; 357724ba675SRob Herring regulator-max-microvolt = <1800000>; 358724ba675SRob Herring regulator-boot-on; 359724ba675SRob Herring }; 360724ba675SRob Herring 361724ba675SRob Herring /* VDD_HIGH (1+R1/R2 = 4.17) */ 362724ba675SRob Herring reg_3p0v: ldo4 { 363724ba675SRob Herring regulator-name = "vdd3p0"; 364724ba675SRob Herring regulator-min-microvolt = <3023250>; 365724ba675SRob Herring regulator-max-microvolt = <3023250>; 366724ba675SRob Herring lltc,fb-voltage-divider = <634000 200000>; 367724ba675SRob Herring regulator-boot-on; 368724ba675SRob Herring regulator-always-on; 369724ba675SRob Herring }; 370724ba675SRob Herring }; 371724ba675SRob Herring }; 372724ba675SRob Herring}; 373724ba675SRob Herring 374724ba675SRob Herring&i2c3 { 375724ba675SRob Herring clock-frequency = <100000>; 376724ba675SRob Herring pinctrl-names = "default"; 377724ba675SRob Herring pinctrl-0 = <&pinctrl_i2c3>; 378724ba675SRob Herring status = "okay"; 379724ba675SRob Herring 380724ba675SRob Herring adv7180: camera@20 { 381724ba675SRob Herring compatible = "adi,adv7180"; 382724ba675SRob Herring pinctrl-names = "default"; 383724ba675SRob Herring pinctrl-0 = <&pinctrl_adv7180>; 384724ba675SRob Herring reg = <0x20>; 385724ba675SRob Herring powerdown-gpios = <&gpio5 20 GPIO_ACTIVE_LOW>; 386724ba675SRob Herring interrupt-parent = <&gpio5>; 387724ba675SRob Herring interrupts = <23 IRQ_TYPE_LEVEL_LOW>; 388724ba675SRob Herring 389724ba675SRob Herring port { 390724ba675SRob Herring adv7180_to_ipu1_csi0_mux: endpoint { 391724ba675SRob Herring remote-endpoint = <&ipu1_csi0_mux_from_parallel_sensor>; 392724ba675SRob Herring bus-width = <8>; 393724ba675SRob Herring }; 394724ba675SRob Herring }; 395724ba675SRob Herring }; 396724ba675SRob Herring}; 397724ba675SRob Herring 398724ba675SRob Herring&ipu1_csi0_from_ipu1_csi0_mux { 399724ba675SRob Herring bus-width = <8>; 400724ba675SRob Herring}; 401724ba675SRob Herring 402724ba675SRob Herring&ipu1_csi0_mux_from_parallel_sensor { 403724ba675SRob Herring remote-endpoint = <&adv7180_to_ipu1_csi0_mux>; 404724ba675SRob Herring bus-width = <8>; 405724ba675SRob Herring}; 406724ba675SRob Herring 407724ba675SRob Herring&ipu1_csi0 { 408724ba675SRob Herring pinctrl-names = "default"; 409724ba675SRob Herring pinctrl-0 = <&pinctrl_ipu1_csi0>; 410724ba675SRob Herring}; 411724ba675SRob Herring 412724ba675SRob Herring&pcie { 413724ba675SRob Herring pinctrl-names = "default"; 414724ba675SRob Herring pinctrl-0 = <&pinctrl_pcie>; 415724ba675SRob Herring reset-gpio = <&gpio1 0 GPIO_ACTIVE_LOW>; 416724ba675SRob Herring status = "okay"; 417724ba675SRob Herring}; 418724ba675SRob Herring 419724ba675SRob Herring&pwm2 { 420724ba675SRob Herring pinctrl-names = "default"; 421724ba675SRob Herring pinctrl-0 = <&pinctrl_pwm2>; /* MX6_DIO1 */ 422724ba675SRob Herring status = "disabled"; 423724ba675SRob Herring}; 424724ba675SRob Herring 425724ba675SRob Herring&pwm3 { 426724ba675SRob Herring pinctrl-names = "default"; 427724ba675SRob Herring pinctrl-0 = <&pinctrl_pwm3>; /* MX6_DIO2 */ 428724ba675SRob Herring status = "disabled"; 429724ba675SRob Herring}; 430724ba675SRob Herring 431724ba675SRob Herring&pwm4 { 432724ba675SRob Herring pinctrl-names = "default"; 433724ba675SRob Herring pinctrl-0 = <&pinctrl_pwm4>; /* MX6_DIO3 */ 434724ba675SRob Herring status = "disabled"; 435724ba675SRob Herring}; 436724ba675SRob Herring 437724ba675SRob Herring&uart2 { 438724ba675SRob Herring pinctrl-names = "default"; 439724ba675SRob Herring pinctrl-0 = <&pinctrl_uart2>; 440724ba675SRob Herring status = "okay"; 441724ba675SRob Herring}; 442724ba675SRob Herring 443724ba675SRob Herring&uart3 { 444724ba675SRob Herring pinctrl-names = "default"; 445724ba675SRob Herring pinctrl-0 = <&pinctrl_uart3>; 446724ba675SRob Herring status = "okay"; 447724ba675SRob Herring}; 448724ba675SRob Herring 449724ba675SRob Herring&uart4 { 450724ba675SRob Herring pinctrl-names = "default"; 451724ba675SRob Herring pinctrl-0 = <&pinctrl_uart4>; 452724ba675SRob Herring status = "okay"; 453724ba675SRob Herring}; 454724ba675SRob Herring 455724ba675SRob Herring&uart5 { 456724ba675SRob Herring pinctrl-names = "default"; 457724ba675SRob Herring pinctrl-0 = <&pinctrl_uart5>; 458724ba675SRob Herring status = "okay"; 459724ba675SRob Herring}; 460724ba675SRob Herring 461724ba675SRob Herring&usbh1 { 462724ba675SRob Herring status = "okay"; 463724ba675SRob Herring}; 464724ba675SRob Herring 465724ba675SRob Herring&usbotg { 466724ba675SRob Herring vbus-supply = <®_usb_otg_vbus>; 467724ba675SRob Herring pinctrl-names = "default"; 468724ba675SRob Herring pinctrl-0 = <&pinctrl_usbotg>; 469724ba675SRob Herring disable-over-current; 470724ba675SRob Herring status = "okay"; 471724ba675SRob Herring}; 472724ba675SRob Herring 473724ba675SRob Herring&usdhc3 { 474724ba675SRob Herring pinctrl-names = "default", "state_100mhz", "state_200mhz"; 475724ba675SRob Herring pinctrl-0 = <&pinctrl_usdhc3>; 476724ba675SRob Herring pinctrl-1 = <&pinctrl_usdhc3_100mhz>; 477724ba675SRob Herring pinctrl-2 = <&pinctrl_usdhc3_200mhz>; 478724ba675SRob Herring cd-gpios = <&gpio7 0 GPIO_ACTIVE_LOW>; 479724ba675SRob Herring status = "okay"; 480724ba675SRob Herring}; 481724ba675SRob Herring 482724ba675SRob Herring&wdog1 { 483724ba675SRob Herring pinctrl-names = "default"; 484724ba675SRob Herring pinctrl-0 = <&pinctrl_wdog>; 485724ba675SRob Herring fsl,ext-reset-output; 486724ba675SRob Herring}; 487724ba675SRob Herring 488724ba675SRob Herring&iomuxc { 489724ba675SRob Herring pinctrl_adv7180: adv7180grp { 490724ba675SRob Herring fsl,pins = < 491724ba675SRob Herring MX6QDL_PAD_CSI0_DAT5__GPIO5_IO23 0x0001b0b0 492724ba675SRob Herring MX6QDL_PAD_CSI0_DATA_EN__GPIO5_IO20 0x4001b0b0 493724ba675SRob Herring >; 494724ba675SRob Herring }; 495724ba675SRob Herring 496724ba675SRob Herring pinctrl_gpmi_nand: gpminandgrp { 497724ba675SRob Herring fsl,pins = < 498724ba675SRob Herring MX6QDL_PAD_NANDF_CLE__NAND_CLE 0xb0b1 499724ba675SRob Herring MX6QDL_PAD_NANDF_ALE__NAND_ALE 0xb0b1 500724ba675SRob Herring MX6QDL_PAD_NANDF_WP_B__NAND_WP_B 0xb0b1 501724ba675SRob Herring MX6QDL_PAD_NANDF_RB0__NAND_READY_B 0xb000 502724ba675SRob Herring MX6QDL_PAD_NANDF_CS0__NAND_CE0_B 0xb0b1 503724ba675SRob Herring MX6QDL_PAD_SD4_CMD__NAND_RE_B 0xb0b1 504724ba675SRob Herring MX6QDL_PAD_SD4_CLK__NAND_WE_B 0xb0b1 505724ba675SRob Herring MX6QDL_PAD_NANDF_D0__NAND_DATA00 0xb0b1 506724ba675SRob Herring MX6QDL_PAD_NANDF_D1__NAND_DATA01 0xb0b1 507724ba675SRob Herring MX6QDL_PAD_NANDF_D2__NAND_DATA02 0xb0b1 508724ba675SRob Herring MX6QDL_PAD_NANDF_D3__NAND_DATA03 0xb0b1 509724ba675SRob Herring MX6QDL_PAD_NANDF_D4__NAND_DATA04 0xb0b1 510724ba675SRob Herring MX6QDL_PAD_NANDF_D5__NAND_DATA05 0xb0b1 511724ba675SRob Herring MX6QDL_PAD_NANDF_D6__NAND_DATA06 0xb0b1 512724ba675SRob Herring MX6QDL_PAD_NANDF_D7__NAND_DATA07 0xb0b1 513724ba675SRob Herring >; 514724ba675SRob Herring }; 515724ba675SRob Herring 516724ba675SRob Herring pinctrl_hdmi: hdmigrp { 517724ba675SRob Herring fsl,pins = < 518724ba675SRob Herring MX6QDL_PAD_EIM_A25__HDMI_TX_CEC_LINE 0x1f8b0 519724ba675SRob Herring >; 520724ba675SRob Herring }; 521724ba675SRob Herring 522724ba675SRob Herring pinctrl_i2c1: i2c1grp { 523724ba675SRob Herring fsl,pins = < 524724ba675SRob Herring MX6QDL_PAD_EIM_D21__I2C1_SCL 0x4001b8b1 525724ba675SRob Herring MX6QDL_PAD_EIM_D28__I2C1_SDA 0x4001b8b1 526724ba675SRob Herring MX6QDL_PAD_GPIO_4__GPIO1_IO04 0xb0b1 527724ba675SRob Herring >; 528724ba675SRob Herring }; 529724ba675SRob Herring 530724ba675SRob Herring pinctrl_i2c2: i2c2grp { 531724ba675SRob Herring fsl,pins = < 532724ba675SRob Herring MX6QDL_PAD_KEY_COL3__I2C2_SCL 0x4001b8b1 533724ba675SRob Herring MX6QDL_PAD_KEY_ROW3__I2C2_SDA 0x4001b8b1 534724ba675SRob Herring >; 535724ba675SRob Herring }; 536724ba675SRob Herring 537724ba675SRob Herring pinctrl_i2c3: i2c3grp { 538724ba675SRob Herring fsl,pins = < 539724ba675SRob Herring MX6QDL_PAD_GPIO_3__I2C3_SCL 0x4001b8b1 540724ba675SRob Herring MX6QDL_PAD_GPIO_6__I2C3_SDA 0x4001b8b1 541724ba675SRob Herring >; 542724ba675SRob Herring }; 543724ba675SRob Herring 544724ba675SRob Herring pinctrl_imu: imugrp { 545724ba675SRob Herring fsl,pins = < 546724ba675SRob Herring MX6QDL_PAD_GPIO_18__GPIO7_IO13 0x1b0b0 547724ba675SRob Herring >; 548724ba675SRob Herring }; 549724ba675SRob Herring 550724ba675SRob Herring pinctrl_ipu1_csi0: ipu1csi0grp { 551724ba675SRob Herring fsl,pins = < 552724ba675SRob Herring MX6QDL_PAD_CSI0_DAT12__IPU1_CSI0_DATA12 0x1b0b0 553724ba675SRob Herring MX6QDL_PAD_CSI0_DAT13__IPU1_CSI0_DATA13 0x1b0b0 554724ba675SRob Herring MX6QDL_PAD_CSI0_DAT14__IPU1_CSI0_DATA14 0x1b0b0 555724ba675SRob Herring MX6QDL_PAD_CSI0_DAT15__IPU1_CSI0_DATA15 0x1b0b0 556724ba675SRob Herring MX6QDL_PAD_CSI0_DAT16__IPU1_CSI0_DATA16 0x1b0b0 557724ba675SRob Herring MX6QDL_PAD_CSI0_DAT17__IPU1_CSI0_DATA17 0x1b0b0 558724ba675SRob Herring MX6QDL_PAD_CSI0_DAT18__IPU1_CSI0_DATA18 0x1b0b0 559724ba675SRob Herring MX6QDL_PAD_CSI0_DAT19__IPU1_CSI0_DATA19 0x1b0b0 560724ba675SRob Herring MX6QDL_PAD_CSI0_MCLK__IPU1_CSI0_HSYNC 0x1b0b0 561724ba675SRob Herring MX6QDL_PAD_CSI0_VSYNC__IPU1_CSI0_VSYNC 0x1b0b0 562724ba675SRob Herring MX6QDL_PAD_CSI0_PIXCLK__IPU1_CSI0_PIXCLK 0x1b0b0 563724ba675SRob Herring >; 564724ba675SRob Herring }; 565724ba675SRob Herring 566724ba675SRob Herring pinctrl_gpio_leds: gpioledsgrp { 567724ba675SRob Herring fsl,pins = < 568724ba675SRob Herring MX6QDL_PAD_KEY_COL2__GPIO4_IO10 0x1b0b0 569724ba675SRob Herring MX6QDL_PAD_KEY_ROW2__GPIO4_IO11 0x1b0b0 570724ba675SRob Herring >; 571724ba675SRob Herring }; 572724ba675SRob Herring 573724ba675SRob Herring pinctrl_mag: maggrp { 574724ba675SRob Herring fsl,pins = < 575724ba675SRob Herring MX6QDL_PAD_GPIO_2__GPIO1_IO02 0x1b0b0 576724ba675SRob Herring >; 577724ba675SRob Herring }; 578724ba675SRob Herring 579724ba675SRob Herring pinctrl_pcie: pciegrp { 580724ba675SRob Herring fsl,pins = < 581724ba675SRob Herring MX6QDL_PAD_GPIO_0__GPIO1_IO00 0x1b0b0 582724ba675SRob Herring MX6QDL_PAD_GPIO_17__GPIO7_IO12 0x4001b0b0 /* PCIESKT_WDIS# */ 583724ba675SRob Herring >; 584724ba675SRob Herring }; 585724ba675SRob Herring 586724ba675SRob Herring pinctrl_pmic: pmicgrp { 587724ba675SRob Herring fsl,pins = < 588724ba675SRob Herring MX6QDL_PAD_GPIO_8__GPIO1_IO08 0x0001b0b0 /* PMIC_IRQ# */ 589724ba675SRob Herring >; 590724ba675SRob Herring }; 591724ba675SRob Herring 592724ba675SRob Herring pinctrl_pps: ppsgrp { 593724ba675SRob Herring fsl,pins = < 594724ba675SRob Herring MX6QDL_PAD_ENET_RXD1__GPIO1_IO26 0x1b0b1 595724ba675SRob Herring >; 596724ba675SRob Herring }; 597724ba675SRob Herring 598724ba675SRob Herring pinctrl_pwm2: pwm2grp { 599724ba675SRob Herring fsl,pins = < 600724ba675SRob Herring MX6QDL_PAD_SD1_DAT2__PWM2_OUT 0x1b0b1 601724ba675SRob Herring >; 602724ba675SRob Herring }; 603724ba675SRob Herring 604724ba675SRob Herring pinctrl_pwm3: pwm3grp { 605724ba675SRob Herring fsl,pins = < 606724ba675SRob Herring MX6QDL_PAD_SD4_DAT1__PWM3_OUT 0x1b0b1 607724ba675SRob Herring >; 608724ba675SRob Herring }; 609724ba675SRob Herring 610724ba675SRob Herring pinctrl_pwm4: pwm4grp { 611724ba675SRob Herring fsl,pins = < 612724ba675SRob Herring MX6QDL_PAD_SD1_CMD__PWM4_OUT 0x1b0b1 613724ba675SRob Herring >; 614724ba675SRob Herring }; 615724ba675SRob Herring 616724ba675SRob Herring pinctrl_uart2: uart2grp { 617724ba675SRob Herring fsl,pins = < 618724ba675SRob Herring MX6QDL_PAD_SD4_DAT7__UART2_TX_DATA 0x1b0b1 619724ba675SRob Herring MX6QDL_PAD_SD4_DAT4__UART2_RX_DATA 0x1b0b1 620724ba675SRob Herring >; 621724ba675SRob Herring }; 622724ba675SRob Herring 623724ba675SRob Herring pinctrl_uart3: uart3grp { 624724ba675SRob Herring fsl,pins = < 625724ba675SRob Herring MX6QDL_PAD_EIM_D24__UART3_TX_DATA 0x1b0b1 626724ba675SRob Herring MX6QDL_PAD_EIM_D25__UART3_RX_DATA 0x1b0b1 627724ba675SRob Herring >; 628724ba675SRob Herring }; 629724ba675SRob Herring 630724ba675SRob Herring pinctrl_uart4: uart4grp { 631724ba675SRob Herring fsl,pins = < 632724ba675SRob Herring MX6QDL_PAD_KEY_COL0__UART4_TX_DATA 0x1b0b1 633724ba675SRob Herring MX6QDL_PAD_KEY_ROW0__UART4_RX_DATA 0x1b0b1 634724ba675SRob Herring >; 635724ba675SRob Herring }; 636724ba675SRob Herring 637724ba675SRob Herring pinctrl_uart5: uart5grp { 638724ba675SRob Herring fsl,pins = < 639724ba675SRob Herring MX6QDL_PAD_KEY_COL1__UART5_TX_DATA 0x1b0b1 640724ba675SRob Herring MX6QDL_PAD_KEY_ROW1__UART5_RX_DATA 0x1b0b1 641724ba675SRob Herring >; 642724ba675SRob Herring }; 643724ba675SRob Herring 644724ba675SRob Herring pinctrl_usbotg: usbotggrp { 645724ba675SRob Herring fsl,pins = < 646724ba675SRob Herring MX6QDL_PAD_GPIO_1__USB_OTG_ID 0x17059 647724ba675SRob Herring MX6QDL_PAD_EIM_D22__GPIO3_IO22 0x1b0b0 /* OTG_PWR_EN */ 648724ba675SRob Herring MX6QDL_PAD_KEY_COL4__USB_OTG_OC 0x17059 649724ba675SRob Herring >; 650724ba675SRob Herring }; 651724ba675SRob Herring 652724ba675SRob Herring pinctrl_usdhc3: usdhc3grp { 653724ba675SRob Herring fsl,pins = < 654724ba675SRob Herring MX6QDL_PAD_SD3_CMD__SD3_CMD 0x17059 655724ba675SRob Herring MX6QDL_PAD_SD3_CLK__SD3_CLK 0x10059 656724ba675SRob Herring MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x17059 657724ba675SRob Herring MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x17059 658724ba675SRob Herring MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x17059 659724ba675SRob Herring MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x17059 660724ba675SRob Herring MX6QDL_PAD_SD3_DAT5__GPIO7_IO00 0x17059 /* CD */ 661724ba675SRob Herring MX6QDL_PAD_NANDF_CS1__SD3_VSELECT 0x17059 662724ba675SRob Herring >; 663724ba675SRob Herring }; 664724ba675SRob Herring 66579691288SKrzysztof Kozlowski pinctrl_usdhc3_100mhz: usdhc3-100mhz-grp { 666724ba675SRob Herring fsl,pins = < 667724ba675SRob Herring MX6QDL_PAD_SD3_CMD__SD3_CMD 0x170b9 668724ba675SRob Herring MX6QDL_PAD_SD3_CLK__SD3_CLK 0x100b9 669724ba675SRob Herring MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x170b9 670724ba675SRob Herring MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x170b9 671724ba675SRob Herring MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x170b9 672724ba675SRob Herring MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x170b9 673724ba675SRob Herring MX6QDL_PAD_SD3_DAT5__GPIO7_IO00 0x170b9 /* CD */ 674724ba675SRob Herring MX6QDL_PAD_NANDF_CS1__SD3_VSELECT 0x170b9 675724ba675SRob Herring >; 676724ba675SRob Herring }; 677724ba675SRob Herring 67879691288SKrzysztof Kozlowski pinctrl_usdhc3_200mhz: usdhc3-200mhz-grp { 679724ba675SRob Herring fsl,pins = < 680724ba675SRob Herring MX6QDL_PAD_SD3_CMD__SD3_CMD 0x170f9 681724ba675SRob Herring MX6QDL_PAD_SD3_CLK__SD3_CLK 0x100f9 682724ba675SRob Herring MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x170f9 683724ba675SRob Herring MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x170f9 684724ba675SRob Herring MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x170f9 685724ba675SRob Herring MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x170f9 686724ba675SRob Herring MX6QDL_PAD_SD3_DAT5__GPIO7_IO00 0x170f9 /* CD */ 687724ba675SRob Herring MX6QDL_PAD_NANDF_CS1__SD3_VSELECT 0x170f9 688724ba675SRob Herring >; 689724ba675SRob Herring }; 690724ba675SRob Herring 691724ba675SRob Herring pinctrl_wdog: wdoggrp { 692724ba675SRob Herring fsl,pins = < 693724ba675SRob Herring MX6QDL_PAD_DISP0_DAT8__WDOG1_B 0x1b0b0 694724ba675SRob Herring >; 695724ba675SRob Herring }; 696724ba675SRob Herring}; 697