1*95ba6820SLuca Weiss /* SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) */ 2*95ba6820SLuca Weiss /* 3*95ba6820SLuca Weiss * Copyright (c) 2023, Qualcomm Innovation Center, Inc. All rights reserved. 4*95ba6820SLuca Weiss * Copyright (c) 2025, Luca Weiss <luca.weiss@fairphone.com> 5*95ba6820SLuca Weiss */ 6*95ba6820SLuca Weiss 7*95ba6820SLuca Weiss #ifndef _DT_BINDINGS_CLK_QCOM_GCC_MILOS_H 8*95ba6820SLuca Weiss #define _DT_BINDINGS_CLK_QCOM_GCC_MILOS_H 9*95ba6820SLuca Weiss 10*95ba6820SLuca Weiss /* GCC clocks */ 11*95ba6820SLuca Weiss #define GCC_GPLL0 0 12*95ba6820SLuca Weiss #define GCC_GPLL0_OUT_EVEN 1 13*95ba6820SLuca Weiss #define GCC_GPLL2 2 14*95ba6820SLuca Weiss #define GCC_GPLL4 3 15*95ba6820SLuca Weiss #define GCC_GPLL6 4 16*95ba6820SLuca Weiss #define GCC_GPLL7 5 17*95ba6820SLuca Weiss #define GCC_GPLL9 6 18*95ba6820SLuca Weiss #define GCC_AGGRE_NOC_PCIE_AXI_CLK 7 19*95ba6820SLuca Weiss #define GCC_AGGRE_UFS_PHY_AXI_CLK 8 20*95ba6820SLuca Weiss #define GCC_AGGRE_UFS_PHY_AXI_HW_CTL_CLK 9 21*95ba6820SLuca Weiss #define GCC_AGGRE_USB3_PRIM_AXI_CLK 10 22*95ba6820SLuca Weiss #define GCC_BOOT_ROM_AHB_CLK 11 23*95ba6820SLuca Weiss #define GCC_CAMERA_AHB_CLK 12 24*95ba6820SLuca Weiss #define GCC_CAMERA_HF_AXI_CLK 13 25*95ba6820SLuca Weiss #define GCC_CAMERA_HF_XO_CLK 14 26*95ba6820SLuca Weiss #define GCC_CAMERA_SF_AXI_CLK 15 27*95ba6820SLuca Weiss #define GCC_CAMERA_SF_XO_CLK 16 28*95ba6820SLuca Weiss #define GCC_CFG_NOC_PCIE_ANOC_AHB_CLK 17 29*95ba6820SLuca Weiss #define GCC_CFG_NOC_USB3_PRIM_AXI_CLK 18 30*95ba6820SLuca Weiss #define GCC_CNOC_PCIE_SF_AXI_CLK 19 31*95ba6820SLuca Weiss #define GCC_DDRSS_GPU_AXI_CLK 20 32*95ba6820SLuca Weiss #define GCC_DDRSS_PCIE_SF_QTB_CLK 21 33*95ba6820SLuca Weiss #define GCC_DISP_AHB_CLK 22 34*95ba6820SLuca Weiss #define GCC_DISP_GPLL0_DIV_CLK_SRC 23 35*95ba6820SLuca Weiss #define GCC_DISP_HF_AXI_CLK 24 36*95ba6820SLuca Weiss #define GCC_DISP_XO_CLK 25 37*95ba6820SLuca Weiss #define GCC_GP1_CLK 26 38*95ba6820SLuca Weiss #define GCC_GP1_CLK_SRC 27 39*95ba6820SLuca Weiss #define GCC_GP2_CLK 28 40*95ba6820SLuca Weiss #define GCC_GP2_CLK_SRC 29 41*95ba6820SLuca Weiss #define GCC_GP3_CLK 30 42*95ba6820SLuca Weiss #define GCC_GP3_CLK_SRC 31 43*95ba6820SLuca Weiss #define GCC_GPU_CFG_AHB_CLK 32 44*95ba6820SLuca Weiss #define GCC_GPU_GPLL0_CLK_SRC 33 45*95ba6820SLuca Weiss #define GCC_GPU_GPLL0_DIV_CLK_SRC 34 46*95ba6820SLuca Weiss #define GCC_GPU_MEMNOC_GFX_CLK 35 47*95ba6820SLuca Weiss #define GCC_GPU_SNOC_DVM_GFX_CLK 36 48*95ba6820SLuca Weiss #define GCC_PCIE_0_AUX_CLK 37 49*95ba6820SLuca Weiss #define GCC_PCIE_0_AUX_CLK_SRC 38 50*95ba6820SLuca Weiss #define GCC_PCIE_0_CFG_AHB_CLK 39 51*95ba6820SLuca Weiss #define GCC_PCIE_0_MSTR_AXI_CLK 40 52*95ba6820SLuca Weiss #define GCC_PCIE_0_PHY_RCHNG_CLK 41 53*95ba6820SLuca Weiss #define GCC_PCIE_0_PHY_RCHNG_CLK_SRC 42 54*95ba6820SLuca Weiss #define GCC_PCIE_0_PIPE_CLK 43 55*95ba6820SLuca Weiss #define GCC_PCIE_0_PIPE_CLK_SRC 44 56*95ba6820SLuca Weiss #define GCC_PCIE_0_PIPE_DIV2_CLK 45 57*95ba6820SLuca Weiss #define GCC_PCIE_0_PIPE_DIV2_CLK_SRC 46 58*95ba6820SLuca Weiss #define GCC_PCIE_0_SLV_AXI_CLK 47 59*95ba6820SLuca Weiss #define GCC_PCIE_0_SLV_Q2A_AXI_CLK 48 60*95ba6820SLuca Weiss #define GCC_PCIE_1_AUX_CLK 49 61*95ba6820SLuca Weiss #define GCC_PCIE_1_AUX_CLK_SRC 50 62*95ba6820SLuca Weiss #define GCC_PCIE_1_CFG_AHB_CLK 51 63*95ba6820SLuca Weiss #define GCC_PCIE_1_MSTR_AXI_CLK 52 64*95ba6820SLuca Weiss #define GCC_PCIE_1_PHY_RCHNG_CLK 53 65*95ba6820SLuca Weiss #define GCC_PCIE_1_PHY_RCHNG_CLK_SRC 54 66*95ba6820SLuca Weiss #define GCC_PCIE_1_PIPE_CLK 55 67*95ba6820SLuca Weiss #define GCC_PCIE_1_PIPE_CLK_SRC 56 68*95ba6820SLuca Weiss #define GCC_PCIE_1_PIPE_DIV2_CLK 57 69*95ba6820SLuca Weiss #define GCC_PCIE_1_PIPE_DIV2_CLK_SRC 58 70*95ba6820SLuca Weiss #define GCC_PCIE_1_SLV_AXI_CLK 59 71*95ba6820SLuca Weiss #define GCC_PCIE_1_SLV_Q2A_AXI_CLK 60 72*95ba6820SLuca Weiss #define GCC_PCIE_RSCC_CFG_AHB_CLK 61 73*95ba6820SLuca Weiss #define GCC_PCIE_RSCC_XO_CLK 62 74*95ba6820SLuca Weiss #define GCC_PDM2_CLK 63 75*95ba6820SLuca Weiss #define GCC_PDM2_CLK_SRC 64 76*95ba6820SLuca Weiss #define GCC_PDM_AHB_CLK 65 77*95ba6820SLuca Weiss #define GCC_PDM_XO4_CLK 66 78*95ba6820SLuca Weiss #define GCC_QMIP_CAMERA_NRT_AHB_CLK 67 79*95ba6820SLuca Weiss #define GCC_QMIP_CAMERA_RT_AHB_CLK 68 80*95ba6820SLuca Weiss #define GCC_QMIP_DISP_AHB_CLK 69 81*95ba6820SLuca Weiss #define GCC_QMIP_GPU_AHB_CLK 70 82*95ba6820SLuca Weiss #define GCC_QMIP_PCIE_AHB_CLK 71 83*95ba6820SLuca Weiss #define GCC_QMIP_VIDEO_CV_CPU_AHB_CLK 72 84*95ba6820SLuca Weiss #define GCC_QMIP_VIDEO_CVP_AHB_CLK 73 85*95ba6820SLuca Weiss #define GCC_QMIP_VIDEO_V_CPU_AHB_CLK 74 86*95ba6820SLuca Weiss #define GCC_QMIP_VIDEO_VCODEC_AHB_CLK 75 87*95ba6820SLuca Weiss #define GCC_QUPV3_WRAP0_CORE_2X_CLK 76 88*95ba6820SLuca Weiss #define GCC_QUPV3_WRAP0_CORE_CLK 77 89*95ba6820SLuca Weiss #define GCC_QUPV3_WRAP0_QSPI_REF_CLK 78 90*95ba6820SLuca Weiss #define GCC_QUPV3_WRAP0_QSPI_REF_CLK_SRC 79 91*95ba6820SLuca Weiss #define GCC_QUPV3_WRAP0_S0_CLK 80 92*95ba6820SLuca Weiss #define GCC_QUPV3_WRAP0_S0_CLK_SRC 81 93*95ba6820SLuca Weiss #define GCC_QUPV3_WRAP0_S1_CLK 82 94*95ba6820SLuca Weiss #define GCC_QUPV3_WRAP0_S1_CLK_SRC 83 95*95ba6820SLuca Weiss #define GCC_QUPV3_WRAP0_S2_CLK 84 96*95ba6820SLuca Weiss #define GCC_QUPV3_WRAP0_S2_CLK_SRC 85 97*95ba6820SLuca Weiss #define GCC_QUPV3_WRAP0_S3_CLK 86 98*95ba6820SLuca Weiss #define GCC_QUPV3_WRAP0_S3_CLK_SRC 87 99*95ba6820SLuca Weiss #define GCC_QUPV3_WRAP0_S4_CLK 88 100*95ba6820SLuca Weiss #define GCC_QUPV3_WRAP0_S4_CLK_SRC 89 101*95ba6820SLuca Weiss #define GCC_QUPV3_WRAP0_S5_CLK 90 102*95ba6820SLuca Weiss #define GCC_QUPV3_WRAP0_S5_CLK_SRC 91 103*95ba6820SLuca Weiss #define GCC_QUPV3_WRAP0_S6_CLK 92 104*95ba6820SLuca Weiss #define GCC_QUPV3_WRAP0_S6_CLK_SRC 93 105*95ba6820SLuca Weiss #define GCC_QUPV3_WRAP1_CORE_2X_CLK 94 106*95ba6820SLuca Weiss #define GCC_QUPV3_WRAP1_CORE_CLK 95 107*95ba6820SLuca Weiss #define GCC_QUPV3_WRAP1_QSPI_REF_CLK 96 108*95ba6820SLuca Weiss #define GCC_QUPV3_WRAP1_QSPI_REF_CLK_SRC 97 109*95ba6820SLuca Weiss #define GCC_QUPV3_WRAP1_S0_CLK 98 110*95ba6820SLuca Weiss #define GCC_QUPV3_WRAP1_S0_CLK_SRC 99 111*95ba6820SLuca Weiss #define GCC_QUPV3_WRAP1_S1_CLK 100 112*95ba6820SLuca Weiss #define GCC_QUPV3_WRAP1_S1_CLK_SRC 101 113*95ba6820SLuca Weiss #define GCC_QUPV3_WRAP1_S2_CLK 102 114*95ba6820SLuca Weiss #define GCC_QUPV3_WRAP1_S2_CLK_SRC 103 115*95ba6820SLuca Weiss #define GCC_QUPV3_WRAP1_S3_CLK 104 116*95ba6820SLuca Weiss #define GCC_QUPV3_WRAP1_S3_CLK_SRC 105 117*95ba6820SLuca Weiss #define GCC_QUPV3_WRAP1_S4_CLK 106 118*95ba6820SLuca Weiss #define GCC_QUPV3_WRAP1_S4_CLK_SRC 107 119*95ba6820SLuca Weiss #define GCC_QUPV3_WRAP1_S5_CLK 108 120*95ba6820SLuca Weiss #define GCC_QUPV3_WRAP1_S5_CLK_SRC 109 121*95ba6820SLuca Weiss #define GCC_QUPV3_WRAP1_S6_CLK 110 122*95ba6820SLuca Weiss #define GCC_QUPV3_WRAP1_S6_CLK_SRC 111 123*95ba6820SLuca Weiss #define GCC_QUPV3_WRAP_0_M_AHB_CLK 112 124*95ba6820SLuca Weiss #define GCC_QUPV3_WRAP_0_S_AHB_CLK 113 125*95ba6820SLuca Weiss #define GCC_QUPV3_WRAP_1_M_AHB_CLK 114 126*95ba6820SLuca Weiss #define GCC_QUPV3_WRAP_1_S_AHB_CLK 115 127*95ba6820SLuca Weiss #define GCC_SDCC1_AHB_CLK 116 128*95ba6820SLuca Weiss #define GCC_SDCC1_APPS_CLK 117 129*95ba6820SLuca Weiss #define GCC_SDCC1_APPS_CLK_SRC 118 130*95ba6820SLuca Weiss #define GCC_SDCC1_ICE_CORE_CLK 119 131*95ba6820SLuca Weiss #define GCC_SDCC1_ICE_CORE_CLK_SRC 120 132*95ba6820SLuca Weiss #define GCC_SDCC2_AHB_CLK 121 133*95ba6820SLuca Weiss #define GCC_SDCC2_APPS_CLK 122 134*95ba6820SLuca Weiss #define GCC_SDCC2_APPS_CLK_SRC 123 135*95ba6820SLuca Weiss #define GCC_UFS_PHY_AHB_CLK 124 136*95ba6820SLuca Weiss #define GCC_UFS_PHY_AXI_CLK 125 137*95ba6820SLuca Weiss #define GCC_UFS_PHY_AXI_CLK_SRC 126 138*95ba6820SLuca Weiss #define GCC_UFS_PHY_AXI_HW_CTL_CLK 127 139*95ba6820SLuca Weiss #define GCC_UFS_PHY_ICE_CORE_CLK 128 140*95ba6820SLuca Weiss #define GCC_UFS_PHY_ICE_CORE_CLK_SRC 129 141*95ba6820SLuca Weiss #define GCC_UFS_PHY_ICE_CORE_HW_CTL_CLK 130 142*95ba6820SLuca Weiss #define GCC_UFS_PHY_PHY_AUX_CLK 131 143*95ba6820SLuca Weiss #define GCC_UFS_PHY_PHY_AUX_CLK_SRC 132 144*95ba6820SLuca Weiss #define GCC_UFS_PHY_PHY_AUX_HW_CTL_CLK 133 145*95ba6820SLuca Weiss #define GCC_UFS_PHY_RX_SYMBOL_0_CLK 134 146*95ba6820SLuca Weiss #define GCC_UFS_PHY_RX_SYMBOL_0_CLK_SRC 135 147*95ba6820SLuca Weiss #define GCC_UFS_PHY_RX_SYMBOL_1_CLK 136 148*95ba6820SLuca Weiss #define GCC_UFS_PHY_RX_SYMBOL_1_CLK_SRC 137 149*95ba6820SLuca Weiss #define GCC_UFS_PHY_TX_SYMBOL_0_CLK 138 150*95ba6820SLuca Weiss #define GCC_UFS_PHY_TX_SYMBOL_0_CLK_SRC 139 151*95ba6820SLuca Weiss #define GCC_UFS_PHY_UNIPRO_CORE_CLK 140 152*95ba6820SLuca Weiss #define GCC_UFS_PHY_UNIPRO_CORE_CLK_SRC 141 153*95ba6820SLuca Weiss #define GCC_UFS_PHY_UNIPRO_CORE_HW_CTL_CLK 142 154*95ba6820SLuca Weiss #define GCC_USB30_PRIM_ATB_CLK 143 155*95ba6820SLuca Weiss #define GCC_USB30_PRIM_MASTER_CLK 144 156*95ba6820SLuca Weiss #define GCC_USB30_PRIM_MASTER_CLK_SRC 145 157*95ba6820SLuca Weiss #define GCC_USB30_PRIM_MOCK_UTMI_CLK 146 158*95ba6820SLuca Weiss #define GCC_USB30_PRIM_MOCK_UTMI_CLK_SRC 147 159*95ba6820SLuca Weiss #define GCC_USB30_PRIM_MOCK_UTMI_POSTDIV_CLK_SRC 148 160*95ba6820SLuca Weiss #define GCC_USB30_PRIM_SLEEP_CLK 149 161*95ba6820SLuca Weiss #define GCC_USB3_PRIM_PHY_AUX_CLK 150 162*95ba6820SLuca Weiss #define GCC_USB3_PRIM_PHY_AUX_CLK_SRC 151 163*95ba6820SLuca Weiss #define GCC_USB3_PRIM_PHY_COM_AUX_CLK 152 164*95ba6820SLuca Weiss #define GCC_USB3_PRIM_PHY_PIPE_CLK 153 165*95ba6820SLuca Weiss #define GCC_USB3_PRIM_PHY_PIPE_CLK_SRC 154 166*95ba6820SLuca Weiss #define GCC_VIDEO_AHB_CLK 155 167*95ba6820SLuca Weiss #define GCC_VIDEO_AXI0_CLK 156 168*95ba6820SLuca Weiss #define GCC_VIDEO_XO_CLK 157 169*95ba6820SLuca Weiss 170*95ba6820SLuca Weiss /* GCC resets */ 171*95ba6820SLuca Weiss #define GCC_CAMERA_BCR 0 172*95ba6820SLuca Weiss #define GCC_DISPLAY_BCR 1 173*95ba6820SLuca Weiss #define GCC_GPU_BCR 2 174*95ba6820SLuca Weiss #define GCC_PCIE_0_BCR 3 175*95ba6820SLuca Weiss #define GCC_PCIE_0_LINK_DOWN_BCR 4 176*95ba6820SLuca Weiss #define GCC_PCIE_0_NOCSR_COM_PHY_BCR 5 177*95ba6820SLuca Weiss #define GCC_PCIE_0_PHY_BCR 6 178*95ba6820SLuca Weiss #define GCC_PCIE_0_PHY_NOCSR_COM_PHY_BCR 7 179*95ba6820SLuca Weiss #define GCC_PCIE_1_BCR 8 180*95ba6820SLuca Weiss #define GCC_PCIE_1_LINK_DOWN_BCR 9 181*95ba6820SLuca Weiss #define GCC_PCIE_1_NOCSR_COM_PHY_BCR 10 182*95ba6820SLuca Weiss #define GCC_PCIE_1_PHY_BCR 11 183*95ba6820SLuca Weiss #define GCC_PCIE_1_PHY_NOCSR_COM_PHY_BCR 12 184*95ba6820SLuca Weiss #define GCC_PCIE_RSCC_BCR 13 185*95ba6820SLuca Weiss #define GCC_PDM_BCR 14 186*95ba6820SLuca Weiss #define GCC_QUPV3_WRAPPER_0_BCR 15 187*95ba6820SLuca Weiss #define GCC_QUPV3_WRAPPER_1_BCR 16 188*95ba6820SLuca Weiss #define GCC_QUSB2PHY_PRIM_BCR 17 189*95ba6820SLuca Weiss #define GCC_QUSB2PHY_SEC_BCR 18 190*95ba6820SLuca Weiss #define GCC_SDCC1_BCR 19 191*95ba6820SLuca Weiss #define GCC_SDCC2_BCR 20 192*95ba6820SLuca Weiss #define GCC_UFS_PHY_BCR 21 193*95ba6820SLuca Weiss #define GCC_USB30_PRIM_BCR 22 194*95ba6820SLuca Weiss #define GCC_USB3_DP_PHY_PRIM_BCR 23 195*95ba6820SLuca Weiss #define GCC_USB3_PHY_PRIM_BCR 24 196*95ba6820SLuca Weiss #define GCC_USB3PHY_PHY_PRIM_BCR 25 197*95ba6820SLuca Weiss #define GCC_VIDEO_AXI0_CLK_ARES 26 198*95ba6820SLuca Weiss #define GCC_VIDEO_BCR 27 199*95ba6820SLuca Weiss 200*95ba6820SLuca Weiss /* GCC power domains */ 201*95ba6820SLuca Weiss #define PCIE_0_GDSC 0 202*95ba6820SLuca Weiss #define PCIE_0_PHY_GDSC 1 203*95ba6820SLuca Weiss #define PCIE_1_GDSC 2 204*95ba6820SLuca Weiss #define PCIE_1_PHY_GDSC 3 205*95ba6820SLuca Weiss #define UFS_PHY_GDSC 4 206*95ba6820SLuca Weiss #define UFS_MEM_PHY_GDSC 5 207*95ba6820SLuca Weiss #define USB30_PRIM_GDSC 6 208*95ba6820SLuca Weiss #define USB3_PHY_GDSC 7 209*95ba6820SLuca Weiss 210*95ba6820SLuca Weiss #endif 211