xref: /linux/include/dt-bindings/clock/qcom,milos-gpucc.h (revision 7e5368a14b8c295470ab07d2a9ad8ee9bf7187ee)
1*7e5368a1SLuca Weiss /* SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) */
2*7e5368a1SLuca Weiss /*
3*7e5368a1SLuca Weiss  * Copyright (c) 2023, Qualcomm Innovation Center, Inc. All rights reserved.
4*7e5368a1SLuca Weiss  * Copyright (c) 2025, Luca Weiss <luca.weiss@fairphone.com>
5*7e5368a1SLuca Weiss  */
6*7e5368a1SLuca Weiss 
7*7e5368a1SLuca Weiss #ifndef _DT_BINDINGS_CLK_QCOM_GPU_CC_MILOS_H
8*7e5368a1SLuca Weiss #define _DT_BINDINGS_CLK_QCOM_GPU_CC_MILOS_H
9*7e5368a1SLuca Weiss 
10*7e5368a1SLuca Weiss /* GPU_CC clocks */
11*7e5368a1SLuca Weiss #define GPU_CC_PLL0						0
12*7e5368a1SLuca Weiss #define GPU_CC_PLL0_OUT_EVEN					1
13*7e5368a1SLuca Weiss #define GPU_CC_AHB_CLK						2
14*7e5368a1SLuca Weiss #define GPU_CC_CB_CLK						3
15*7e5368a1SLuca Weiss #define GPU_CC_CX_ACCU_SHIFT_CLK				4
16*7e5368a1SLuca Weiss #define GPU_CC_CX_FF_CLK					5
17*7e5368a1SLuca Weiss #define GPU_CC_CX_GMU_CLK					6
18*7e5368a1SLuca Weiss #define GPU_CC_CXO_AON_CLK					7
19*7e5368a1SLuca Weiss #define GPU_CC_CXO_CLK						8
20*7e5368a1SLuca Weiss #define GPU_CC_DEMET_CLK					9
21*7e5368a1SLuca Weiss #define GPU_CC_DEMET_DIV_CLK_SRC				10
22*7e5368a1SLuca Weiss #define GPU_CC_DPM_CLK						11
23*7e5368a1SLuca Weiss #define GPU_CC_FF_CLK_SRC					12
24*7e5368a1SLuca Weiss #define GPU_CC_FREQ_MEASURE_CLK					13
25*7e5368a1SLuca Weiss #define GPU_CC_GMU_CLK_SRC					14
26*7e5368a1SLuca Weiss #define GPU_CC_GX_ACCU_SHIFT_CLK				15
27*7e5368a1SLuca Weiss #define GPU_CC_GX_ACD_AHB_FF_CLK				16
28*7e5368a1SLuca Weiss #define GPU_CC_GX_AHB_FF_CLK					17
29*7e5368a1SLuca Weiss #define GPU_CC_GX_GMU_CLK					18
30*7e5368a1SLuca Weiss #define GPU_CC_GX_RCG_AHB_FF_CLK				19
31*7e5368a1SLuca Weiss #define GPU_CC_HLOS1_VOTE_GPU_SMMU_CLK				20
32*7e5368a1SLuca Weiss #define GPU_CC_HUB_AON_CLK					21
33*7e5368a1SLuca Weiss #define GPU_CC_HUB_CLK_SRC					22
34*7e5368a1SLuca Weiss #define GPU_CC_HUB_CX_INT_CLK					23
35*7e5368a1SLuca Weiss #define GPU_CC_HUB_DIV_CLK_SRC					24
36*7e5368a1SLuca Weiss #define GPU_CC_MEMNOC_GFX_CLK					25
37*7e5368a1SLuca Weiss #define GPU_CC_RSCC_HUB_AON_CLK					26
38*7e5368a1SLuca Weiss #define GPU_CC_RSCC_XO_AON_CLK					27
39*7e5368a1SLuca Weiss #define GPU_CC_SLEEP_CLK					28
40*7e5368a1SLuca Weiss #define GPU_CC_XO_CLK_SRC					29
41*7e5368a1SLuca Weiss #define GPU_CC_XO_DIV_CLK_SRC					30
42*7e5368a1SLuca Weiss 
43*7e5368a1SLuca Weiss /* GPU_CC resets */
44*7e5368a1SLuca Weiss #define GPU_CC_CB_BCR						0
45*7e5368a1SLuca Weiss #define GPU_CC_CX_BCR						1
46*7e5368a1SLuca Weiss #define GPU_CC_FAST_HUB_BCR					2
47*7e5368a1SLuca Weiss #define GPU_CC_FF_BCR						3
48*7e5368a1SLuca Weiss #define GPU_CC_GMU_BCR						4
49*7e5368a1SLuca Weiss #define GPU_CC_GX_BCR						5
50*7e5368a1SLuca Weiss #define GPU_CC_RBCPR_BCR					6
51*7e5368a1SLuca Weiss #define GPU_CC_XO_BCR						7
52*7e5368a1SLuca Weiss 
53*7e5368a1SLuca Weiss /* GPU_CC power domains */
54*7e5368a1SLuca Weiss #define GPU_CC_CX_GDSC						0
55*7e5368a1SLuca Weiss 
56*7e5368a1SLuca Weiss #endif
57