12875b4b5SGuodong Xu // SPDX-License-Identifier: GPL-2.0-only 22875b4b5SGuodong Xu 3*aba86f7bSGuodong Xu /* SpacemiT K1 reset controller driver */ 42875b4b5SGuodong Xu 52875b4b5SGuodong Xu #include <linux/module.h> 62875b4b5SGuodong Xu 72875b4b5SGuodong Xu #include <dt-bindings/clock/spacemit,k1-syscon.h> 8*aba86f7bSGuodong Xu #include <soc/spacemit/k1-syscon.h> 92875b4b5SGuodong Xu 10*aba86f7bSGuodong Xu #include "reset-spacemit-common.h" 112875b4b5SGuodong Xu 122875b4b5SGuodong Xu static const struct ccu_reset_data k1_mpmu_resets[] = { 132875b4b5SGuodong Xu [RESET_WDT] = RESET_DATA(MPMU_WDTPCR, BIT(2), 0), 142875b4b5SGuodong Xu }; 152875b4b5SGuodong Xu 162875b4b5SGuodong Xu static const struct ccu_reset_controller_data k1_mpmu_reset_data = { 172875b4b5SGuodong Xu .reset_data = k1_mpmu_resets, 182875b4b5SGuodong Xu .count = ARRAY_SIZE(k1_mpmu_resets), 192875b4b5SGuodong Xu }; 202875b4b5SGuodong Xu 212875b4b5SGuodong Xu static const struct ccu_reset_data k1_apbc_resets[] = { 222875b4b5SGuodong Xu [RESET_UART0] = RESET_DATA(APBC_UART1_CLK_RST, BIT(2), 0), 232875b4b5SGuodong Xu [RESET_UART2] = RESET_DATA(APBC_UART2_CLK_RST, BIT(2), 0), 242875b4b5SGuodong Xu [RESET_GPIO] = RESET_DATA(APBC_GPIO_CLK_RST, BIT(2), 0), 252875b4b5SGuodong Xu [RESET_PWM0] = RESET_DATA(APBC_PWM0_CLK_RST, BIT(2), BIT(0)), 262875b4b5SGuodong Xu [RESET_PWM1] = RESET_DATA(APBC_PWM1_CLK_RST, BIT(2), BIT(0)), 272875b4b5SGuodong Xu [RESET_PWM2] = RESET_DATA(APBC_PWM2_CLK_RST, BIT(2), BIT(0)), 282875b4b5SGuodong Xu [RESET_PWM3] = RESET_DATA(APBC_PWM3_CLK_RST, BIT(2), BIT(0)), 292875b4b5SGuodong Xu [RESET_PWM4] = RESET_DATA(APBC_PWM4_CLK_RST, BIT(2), BIT(0)), 302875b4b5SGuodong Xu [RESET_PWM5] = RESET_DATA(APBC_PWM5_CLK_RST, BIT(2), BIT(0)), 312875b4b5SGuodong Xu [RESET_PWM6] = RESET_DATA(APBC_PWM6_CLK_RST, BIT(2), BIT(0)), 322875b4b5SGuodong Xu [RESET_PWM7] = RESET_DATA(APBC_PWM7_CLK_RST, BIT(2), BIT(0)), 332875b4b5SGuodong Xu [RESET_PWM8] = RESET_DATA(APBC_PWM8_CLK_RST, BIT(2), BIT(0)), 342875b4b5SGuodong Xu [RESET_PWM9] = RESET_DATA(APBC_PWM9_CLK_RST, BIT(2), BIT(0)), 352875b4b5SGuodong Xu [RESET_PWM10] = RESET_DATA(APBC_PWM10_CLK_RST, BIT(2), BIT(0)), 362875b4b5SGuodong Xu [RESET_PWM11] = RESET_DATA(APBC_PWM11_CLK_RST, BIT(2), BIT(0)), 372875b4b5SGuodong Xu [RESET_PWM12] = RESET_DATA(APBC_PWM12_CLK_RST, BIT(2), BIT(0)), 382875b4b5SGuodong Xu [RESET_PWM13] = RESET_DATA(APBC_PWM13_CLK_RST, BIT(2), BIT(0)), 392875b4b5SGuodong Xu [RESET_PWM14] = RESET_DATA(APBC_PWM14_CLK_RST, BIT(2), BIT(0)), 402875b4b5SGuodong Xu [RESET_PWM15] = RESET_DATA(APBC_PWM15_CLK_RST, BIT(2), BIT(0)), 412875b4b5SGuodong Xu [RESET_PWM16] = RESET_DATA(APBC_PWM16_CLK_RST, BIT(2), BIT(0)), 422875b4b5SGuodong Xu [RESET_PWM17] = RESET_DATA(APBC_PWM17_CLK_RST, BIT(2), BIT(0)), 432875b4b5SGuodong Xu [RESET_PWM18] = RESET_DATA(APBC_PWM18_CLK_RST, BIT(2), BIT(0)), 442875b4b5SGuodong Xu [RESET_PWM19] = RESET_DATA(APBC_PWM19_CLK_RST, BIT(2), BIT(0)), 452875b4b5SGuodong Xu [RESET_SSP3] = RESET_DATA(APBC_SSP3_CLK_RST, BIT(2), 0), 462875b4b5SGuodong Xu [RESET_UART3] = RESET_DATA(APBC_UART3_CLK_RST, BIT(2), 0), 472875b4b5SGuodong Xu [RESET_RTC] = RESET_DATA(APBC_RTC_CLK_RST, BIT(2), 0), 482875b4b5SGuodong Xu [RESET_TWSI0] = RESET_DATA(APBC_TWSI0_CLK_RST, BIT(2), 0), 492875b4b5SGuodong Xu [RESET_TIMERS1] = RESET_DATA(APBC_TIMERS1_CLK_RST, BIT(2), 0), 502875b4b5SGuodong Xu [RESET_AIB] = RESET_DATA(APBC_AIB_CLK_RST, BIT(2), 0), 512875b4b5SGuodong Xu [RESET_TIMERS2] = RESET_DATA(APBC_TIMERS2_CLK_RST, BIT(2), 0), 522875b4b5SGuodong Xu [RESET_ONEWIRE] = RESET_DATA(APBC_ONEWIRE_CLK_RST, BIT(2), 0), 532875b4b5SGuodong Xu [RESET_SSPA0] = RESET_DATA(APBC_SSPA0_CLK_RST, BIT(2), 0), 542875b4b5SGuodong Xu [RESET_SSPA1] = RESET_DATA(APBC_SSPA1_CLK_RST, BIT(2), 0), 552875b4b5SGuodong Xu [RESET_DRO] = RESET_DATA(APBC_DRO_CLK_RST, BIT(2), 0), 562875b4b5SGuodong Xu [RESET_IR] = RESET_DATA(APBC_IR_CLK_RST, BIT(2), 0), 572875b4b5SGuodong Xu [RESET_TWSI1] = RESET_DATA(APBC_TWSI1_CLK_RST, BIT(2), 0), 582875b4b5SGuodong Xu [RESET_TSEN] = RESET_DATA(APBC_TSEN_CLK_RST, BIT(2), 0), 592875b4b5SGuodong Xu [RESET_TWSI2] = RESET_DATA(APBC_TWSI2_CLK_RST, BIT(2), 0), 602875b4b5SGuodong Xu [RESET_TWSI4] = RESET_DATA(APBC_TWSI4_CLK_RST, BIT(2), 0), 612875b4b5SGuodong Xu [RESET_TWSI5] = RESET_DATA(APBC_TWSI5_CLK_RST, BIT(2), 0), 622875b4b5SGuodong Xu [RESET_TWSI6] = RESET_DATA(APBC_TWSI6_CLK_RST, BIT(2), 0), 632875b4b5SGuodong Xu [RESET_TWSI7] = RESET_DATA(APBC_TWSI7_CLK_RST, BIT(2), 0), 642875b4b5SGuodong Xu [RESET_TWSI8] = RESET_DATA(APBC_TWSI8_CLK_RST, BIT(2), 0), 652875b4b5SGuodong Xu [RESET_IPC_AP2AUD] = RESET_DATA(APBC_IPC_AP2AUD_CLK_RST, BIT(2), 0), 662875b4b5SGuodong Xu [RESET_UART4] = RESET_DATA(APBC_UART4_CLK_RST, BIT(2), 0), 672875b4b5SGuodong Xu [RESET_UART5] = RESET_DATA(APBC_UART5_CLK_RST, BIT(2), 0), 682875b4b5SGuodong Xu [RESET_UART6] = RESET_DATA(APBC_UART6_CLK_RST, BIT(2), 0), 692875b4b5SGuodong Xu [RESET_UART7] = RESET_DATA(APBC_UART7_CLK_RST, BIT(2), 0), 702875b4b5SGuodong Xu [RESET_UART8] = RESET_DATA(APBC_UART8_CLK_RST, BIT(2), 0), 712875b4b5SGuodong Xu [RESET_UART9] = RESET_DATA(APBC_UART9_CLK_RST, BIT(2), 0), 722875b4b5SGuodong Xu [RESET_CAN0] = RESET_DATA(APBC_CAN0_CLK_RST, BIT(2), 0), 732875b4b5SGuodong Xu }; 742875b4b5SGuodong Xu 752875b4b5SGuodong Xu static const struct ccu_reset_controller_data k1_apbc_reset_data = { 762875b4b5SGuodong Xu .reset_data = k1_apbc_resets, 772875b4b5SGuodong Xu .count = ARRAY_SIZE(k1_apbc_resets), 782875b4b5SGuodong Xu }; 792875b4b5SGuodong Xu 802875b4b5SGuodong Xu static const struct ccu_reset_data k1_apmu_resets[] = { 812875b4b5SGuodong Xu [RESET_CCIC_4X] = RESET_DATA(APMU_CCIC_CLK_RES_CTRL, 0, BIT(1)), 822875b4b5SGuodong Xu [RESET_CCIC1_PHY] = RESET_DATA(APMU_CCIC_CLK_RES_CTRL, 0, BIT(2)), 832875b4b5SGuodong Xu [RESET_SDH_AXI] = RESET_DATA(APMU_SDH0_CLK_RES_CTRL, 0, BIT(0)), 842875b4b5SGuodong Xu [RESET_SDH0] = RESET_DATA(APMU_SDH0_CLK_RES_CTRL, 0, BIT(1)), 852875b4b5SGuodong Xu [RESET_SDH1] = RESET_DATA(APMU_SDH1_CLK_RES_CTRL, 0, BIT(1)), 862875b4b5SGuodong Xu [RESET_SDH2] = RESET_DATA(APMU_SDH2_CLK_RES_CTRL, 0, BIT(1)), 872875b4b5SGuodong Xu [RESET_USBP1_AXI] = RESET_DATA(APMU_USB_CLK_RES_CTRL, 0, BIT(4)), 882875b4b5SGuodong Xu [RESET_USB_AXI] = RESET_DATA(APMU_USB_CLK_RES_CTRL, 0, BIT(0)), 892875b4b5SGuodong Xu [RESET_USB30_AHB] = RESET_DATA(APMU_USB_CLK_RES_CTRL, 0, BIT(9)), 902875b4b5SGuodong Xu [RESET_USB30_VCC] = RESET_DATA(APMU_USB_CLK_RES_CTRL, 0, BIT(10)), 912875b4b5SGuodong Xu [RESET_USB30_PHY] = RESET_DATA(APMU_USB_CLK_RES_CTRL, 0, BIT(11)), 922875b4b5SGuodong Xu [RESET_QSPI] = RESET_DATA(APMU_QSPI_CLK_RES_CTRL, 0, BIT(1)), 932875b4b5SGuodong Xu [RESET_QSPI_BUS] = RESET_DATA(APMU_QSPI_CLK_RES_CTRL, 0, BIT(0)), 942875b4b5SGuodong Xu [RESET_DMA] = RESET_DATA(APMU_DMA_CLK_RES_CTRL, 0, BIT(0)), 952875b4b5SGuodong Xu [RESET_AES] = RESET_DATA(APMU_AES_CLK_RES_CTRL, 0, BIT(4)), 962875b4b5SGuodong Xu [RESET_VPU] = RESET_DATA(APMU_VPU_CLK_RES_CTRL, 0, BIT(0)), 972875b4b5SGuodong Xu [RESET_GPU] = RESET_DATA(APMU_GPU_CLK_RES_CTRL, 0, BIT(1)), 982875b4b5SGuodong Xu [RESET_EMMC] = RESET_DATA(APMU_PMUA_EM_CLK_RES_CTRL, 0, BIT(1)), 992875b4b5SGuodong Xu [RESET_EMMC_X] = RESET_DATA(APMU_PMUA_EM_CLK_RES_CTRL, 0, BIT(0)), 1002875b4b5SGuodong Xu [RESET_AUDIO_SYS] = RESET_DATA(APMU_AUDIO_CLK_RES_CTRL, 0, BIT(0)), 1012875b4b5SGuodong Xu [RESET_AUDIO_MCU] = RESET_DATA(APMU_AUDIO_CLK_RES_CTRL, 0, BIT(2)), 1022875b4b5SGuodong Xu [RESET_AUDIO_APMU] = RESET_DATA(APMU_AUDIO_CLK_RES_CTRL, 0, BIT(3)), 1032875b4b5SGuodong Xu [RESET_HDMI] = RESET_DATA(APMU_HDMI_CLK_RES_CTRL, 0, BIT(9)), 1042875b4b5SGuodong Xu [RESET_PCIE0_DBI] = RESET_DATA(APMU_PCIE_CLK_RES_CTRL_0, 0, BIT(3)), 1052875b4b5SGuodong Xu [RESET_PCIE0_SLAVE] = RESET_DATA(APMU_PCIE_CLK_RES_CTRL_0, 0, BIT(4)), 1062875b4b5SGuodong Xu [RESET_PCIE0_MASTER] = RESET_DATA(APMU_PCIE_CLK_RES_CTRL_0, 0, BIT(5)), 1072875b4b5SGuodong Xu [RESET_PCIE0_GLOBAL] = RESET_DATA(APMU_PCIE_CLK_RES_CTRL_0, BIT(8), 0), 1082875b4b5SGuodong Xu [RESET_PCIE1_DBI] = RESET_DATA(APMU_PCIE_CLK_RES_CTRL_1, 0, BIT(3)), 1092875b4b5SGuodong Xu [RESET_PCIE1_SLAVE] = RESET_DATA(APMU_PCIE_CLK_RES_CTRL_1, 0, BIT(4)), 1102875b4b5SGuodong Xu [RESET_PCIE1_MASTER] = RESET_DATA(APMU_PCIE_CLK_RES_CTRL_1, 0, BIT(5)), 1112875b4b5SGuodong Xu [RESET_PCIE1_GLOBAL] = RESET_DATA(APMU_PCIE_CLK_RES_CTRL_1, BIT(8), 0), 1122875b4b5SGuodong Xu [RESET_PCIE2_DBI] = RESET_DATA(APMU_PCIE_CLK_RES_CTRL_2, 0, BIT(3)), 1132875b4b5SGuodong Xu [RESET_PCIE2_SLAVE] = RESET_DATA(APMU_PCIE_CLK_RES_CTRL_2, 0, BIT(4)), 1142875b4b5SGuodong Xu [RESET_PCIE2_MASTER] = RESET_DATA(APMU_PCIE_CLK_RES_CTRL_2, 0, BIT(5)), 1152875b4b5SGuodong Xu [RESET_PCIE2_GLOBAL] = RESET_DATA(APMU_PCIE_CLK_RES_CTRL_2, BIT(8), 0), 1162875b4b5SGuodong Xu [RESET_EMAC0] = RESET_DATA(APMU_EMAC0_CLK_RES_CTRL, 0, BIT(1)), 1172875b4b5SGuodong Xu [RESET_EMAC1] = RESET_DATA(APMU_EMAC1_CLK_RES_CTRL, 0, BIT(1)), 1182875b4b5SGuodong Xu [RESET_JPG] = RESET_DATA(APMU_JPG_CLK_RES_CTRL, 0, BIT(0)), 1192875b4b5SGuodong Xu [RESET_CCIC2PHY] = RESET_DATA(APMU_CSI_CCIC2_CLK_RES_CTRL, 0, BIT(2)), 1202875b4b5SGuodong Xu [RESET_CCIC3PHY] = RESET_DATA(APMU_CSI_CCIC2_CLK_RES_CTRL, 0, BIT(29)), 1212875b4b5SGuodong Xu [RESET_CSI] = RESET_DATA(APMU_CSI_CCIC2_CLK_RES_CTRL, 0, BIT(1)), 1222875b4b5SGuodong Xu [RESET_ISP] = RESET_DATA(APMU_ISP_CLK_RES_CTRL, 0, BIT(0)), 1232875b4b5SGuodong Xu [RESET_ISP_CPP] = RESET_DATA(APMU_ISP_CLK_RES_CTRL, 0, BIT(27)), 1242875b4b5SGuodong Xu [RESET_ISP_BUS] = RESET_DATA(APMU_ISP_CLK_RES_CTRL, 0, BIT(3)), 1252875b4b5SGuodong Xu [RESET_ISP_CI] = RESET_DATA(APMU_ISP_CLK_RES_CTRL, 0, BIT(16)), 1262875b4b5SGuodong Xu [RESET_DPU_MCLK] = RESET_DATA(APMU_LCD_CLK_RES_CTRL2, 0, BIT(9)), 1272875b4b5SGuodong Xu [RESET_DPU_ESC] = RESET_DATA(APMU_LCD_CLK_RES_CTRL1, 0, BIT(3)), 1282875b4b5SGuodong Xu [RESET_DPU_HCLK] = RESET_DATA(APMU_LCD_CLK_RES_CTRL1, 0, BIT(4)), 1292875b4b5SGuodong Xu [RESET_DPU_SPIBUS] = RESET_DATA(APMU_LCD_SPI_CLK_RES_CTRL, 0, BIT(4)), 1302875b4b5SGuodong Xu [RESET_DPU_SPI_HBUS] = RESET_DATA(APMU_LCD_SPI_CLK_RES_CTRL, 0, BIT(2)), 1312875b4b5SGuodong Xu [RESET_V2D] = RESET_DATA(APMU_LCD_CLK_RES_CTRL1, 0, BIT(27)), 1322875b4b5SGuodong Xu [RESET_MIPI] = RESET_DATA(APMU_LCD_CLK_RES_CTRL1, 0, BIT(15)), 1332875b4b5SGuodong Xu [RESET_MC] = RESET_DATA(APMU_PMUA_MC_CTRL, 0, BIT(0)), 1342875b4b5SGuodong Xu }; 1352875b4b5SGuodong Xu 1362875b4b5SGuodong Xu static const struct ccu_reset_controller_data k1_apmu_reset_data = { 1372875b4b5SGuodong Xu .reset_data = k1_apmu_resets, 1382875b4b5SGuodong Xu .count = ARRAY_SIZE(k1_apmu_resets), 1392875b4b5SGuodong Xu }; 1402875b4b5SGuodong Xu 1412875b4b5SGuodong Xu static const struct ccu_reset_data k1_rcpu_resets[] = { 1422875b4b5SGuodong Xu [RESET_RCPU_SSP0] = RESET_DATA(RCPU_SSP0_CLK_RST, 0, BIT(0)), 1432875b4b5SGuodong Xu [RESET_RCPU_I2C0] = RESET_DATA(RCPU_I2C0_CLK_RST, 0, BIT(0)), 1442875b4b5SGuodong Xu [RESET_RCPU_UART1] = RESET_DATA(RCPU_UART1_CLK_RST, 0, BIT(0)), 1452875b4b5SGuodong Xu [RESET_RCPU_IR] = RESET_DATA(RCPU_CAN_CLK_RST, 0, BIT(0)), 1462875b4b5SGuodong Xu [RESET_RCPU_CAN] = RESET_DATA(RCPU_IR_CLK_RST, 0, BIT(0)), 1472875b4b5SGuodong Xu [RESET_RCPU_UART0] = RESET_DATA(RCPU_UART0_CLK_RST, 0, BIT(0)), 1482875b4b5SGuodong Xu [RESET_RCPU_HDMI_AUDIO] = RESET_DATA(AUDIO_HDMI_CLK_CTRL, 0, BIT(0)), 1492875b4b5SGuodong Xu }; 1502875b4b5SGuodong Xu 1512875b4b5SGuodong Xu static const struct ccu_reset_controller_data k1_rcpu_reset_data = { 1522875b4b5SGuodong Xu .reset_data = k1_rcpu_resets, 1532875b4b5SGuodong Xu .count = ARRAY_SIZE(k1_rcpu_resets), 1542875b4b5SGuodong Xu }; 1552875b4b5SGuodong Xu 1562875b4b5SGuodong Xu static const struct ccu_reset_data k1_rcpu2_resets[] = { 1572875b4b5SGuodong Xu [RESET_RCPU2_PWM0] = RESET_DATA(RCPU2_PWM9_CLK_RST, BIT(2), BIT(0)), 1582875b4b5SGuodong Xu [RESET_RCPU2_PWM1] = RESET_DATA(RCPU2_PWM9_CLK_RST, BIT(2), BIT(0)), 1592875b4b5SGuodong Xu [RESET_RCPU2_PWM2] = RESET_DATA(RCPU2_PWM9_CLK_RST, BIT(2), BIT(0)), 1602875b4b5SGuodong Xu [RESET_RCPU2_PWM3] = RESET_DATA(RCPU2_PWM9_CLK_RST, BIT(2), BIT(0)), 1612875b4b5SGuodong Xu [RESET_RCPU2_PWM4] = RESET_DATA(RCPU2_PWM9_CLK_RST, BIT(2), BIT(0)), 1622875b4b5SGuodong Xu [RESET_RCPU2_PWM5] = RESET_DATA(RCPU2_PWM9_CLK_RST, BIT(2), BIT(0)), 1632875b4b5SGuodong Xu [RESET_RCPU2_PWM6] = RESET_DATA(RCPU2_PWM9_CLK_RST, BIT(2), BIT(0)), 1642875b4b5SGuodong Xu [RESET_RCPU2_PWM7] = RESET_DATA(RCPU2_PWM9_CLK_RST, BIT(2), BIT(0)), 1652875b4b5SGuodong Xu [RESET_RCPU2_PWM8] = RESET_DATA(RCPU2_PWM9_CLK_RST, BIT(2), BIT(0)), 1662875b4b5SGuodong Xu [RESET_RCPU2_PWM9] = RESET_DATA(RCPU2_PWM9_CLK_RST, BIT(2), BIT(0)), 1672875b4b5SGuodong Xu }; 1682875b4b5SGuodong Xu 1692875b4b5SGuodong Xu static const struct ccu_reset_controller_data k1_rcpu2_reset_data = { 1702875b4b5SGuodong Xu .reset_data = k1_rcpu2_resets, 1712875b4b5SGuodong Xu .count = ARRAY_SIZE(k1_rcpu2_resets), 1722875b4b5SGuodong Xu }; 1732875b4b5SGuodong Xu 1742875b4b5SGuodong Xu static const struct ccu_reset_data k1_apbc2_resets[] = { 1752875b4b5SGuodong Xu [RESET_APBC2_UART1] = RESET_DATA(APBC2_UART1_CLK_RST, BIT(2), 0), 1762875b4b5SGuodong Xu [RESET_APBC2_SSP2] = RESET_DATA(APBC2_SSP2_CLK_RST, BIT(2), 0), 1772875b4b5SGuodong Xu [RESET_APBC2_TWSI3] = RESET_DATA(APBC2_TWSI3_CLK_RST, BIT(2), 0), 1782875b4b5SGuodong Xu [RESET_APBC2_RTC] = RESET_DATA(APBC2_RTC_CLK_RST, BIT(2), 0), 1792875b4b5SGuodong Xu [RESET_APBC2_TIMERS0] = RESET_DATA(APBC2_TIMERS0_CLK_RST, BIT(2), 0), 1802875b4b5SGuodong Xu [RESET_APBC2_KPC] = RESET_DATA(APBC2_KPC_CLK_RST, BIT(2), 0), 1812875b4b5SGuodong Xu [RESET_APBC2_GPIO] = RESET_DATA(APBC2_GPIO_CLK_RST, BIT(2), 0), 1822875b4b5SGuodong Xu }; 1832875b4b5SGuodong Xu 1842875b4b5SGuodong Xu static const struct ccu_reset_controller_data k1_apbc2_reset_data = { 1852875b4b5SGuodong Xu .reset_data = k1_apbc2_resets, 1862875b4b5SGuodong Xu .count = ARRAY_SIZE(k1_apbc2_resets), 1872875b4b5SGuodong Xu }; 1882875b4b5SGuodong Xu 1892875b4b5SGuodong Xu #define K1_AUX_DEV_ID(_unit) \ 1902875b4b5SGuodong Xu { \ 1912875b4b5SGuodong Xu .name = "spacemit_ccu.k1-" #_unit "-reset", \ 1922875b4b5SGuodong Xu .driver_data = (kernel_ulong_t)&k1_ ## _unit ## _reset_data, \ 1932875b4b5SGuodong Xu } 1942875b4b5SGuodong Xu 195*aba86f7bSGuodong Xu static const struct auxiliary_device_id spacemit_k1_reset_ids[] = { 1962875b4b5SGuodong Xu K1_AUX_DEV_ID(mpmu), 1972875b4b5SGuodong Xu K1_AUX_DEV_ID(apbc), 1982875b4b5SGuodong Xu K1_AUX_DEV_ID(apmu), 1992875b4b5SGuodong Xu K1_AUX_DEV_ID(rcpu), 2002875b4b5SGuodong Xu K1_AUX_DEV_ID(rcpu2), 2012875b4b5SGuodong Xu K1_AUX_DEV_ID(apbc2), 202*aba86f7bSGuodong Xu { /* sentinel */ } 2032875b4b5SGuodong Xu }; 204*aba86f7bSGuodong Xu MODULE_DEVICE_TABLE(auxiliary, spacemit_k1_reset_ids); 2052875b4b5SGuodong Xu 2062875b4b5SGuodong Xu static struct auxiliary_driver spacemit_k1_reset_driver = { 2072875b4b5SGuodong Xu .probe = spacemit_reset_probe, 208*aba86f7bSGuodong Xu .id_table = spacemit_k1_reset_ids, 2092875b4b5SGuodong Xu }; 2102875b4b5SGuodong Xu module_auxiliary_driver(spacemit_k1_reset_driver); 2112875b4b5SGuodong Xu 212*aba86f7bSGuodong Xu MODULE_IMPORT_NS("RESET_SPACEMIT"); 2132875b4b5SGuodong Xu MODULE_AUTHOR("Alex Elder <elder@kernel.org>"); 214*aba86f7bSGuodong Xu MODULE_DESCRIPTION("SpacemiT K1 reset controller driver"); 2152875b4b5SGuodong Xu MODULE_LICENSE("GPL"); 216