1020225bbSPavankumar Nandeshwar /* SPDX-License-Identifier: BSD-3-Clause-Clear */ 2020225bbSPavankumar Nandeshwar /* 3020225bbSPavankumar Nandeshwar * Copyright (c) 2018-2021 The Linux Foundation. All rights reserved. 4020225bbSPavankumar Nandeshwar * Copyright (c) Qualcomm Technologies, Inc. and/or its subsidiaries. 5020225bbSPavankumar Nandeshwar */ 6020225bbSPavankumar Nandeshwar 7020225bbSPavankumar Nandeshwar #ifndef ATH12K_HAL_TX_H 8020225bbSPavankumar Nandeshwar #define ATH12K_HAL_TX_H 9020225bbSPavankumar Nandeshwar 10*2bb41934SPavankumar Nandeshwar #include "../mac.h" 1187a230ecSPavankumar Nandeshwar #include "hal_desc.h" 12020225bbSPavankumar Nandeshwar 13020225bbSPavankumar Nandeshwar /* TODO: check all these data can be managed with struct ath12k_tx_desc_info for perf */ 14020225bbSPavankumar Nandeshwar struct hal_tx_info { 15020225bbSPavankumar Nandeshwar u16 meta_data_flags; /* %HAL_TCL_DATA_CMD_INFO0_META_ */ 16020225bbSPavankumar Nandeshwar u8 ring_id; 17020225bbSPavankumar Nandeshwar u8 rbm_id; 18020225bbSPavankumar Nandeshwar u32 desc_id; 19020225bbSPavankumar Nandeshwar enum hal_tcl_desc_type type; 20020225bbSPavankumar Nandeshwar enum hal_tcl_encap_type encap_type; 21020225bbSPavankumar Nandeshwar dma_addr_t paddr; 22020225bbSPavankumar Nandeshwar u32 data_len; 23020225bbSPavankumar Nandeshwar u32 pkt_offset; 24020225bbSPavankumar Nandeshwar enum hal_encrypt_type encrypt_type; 25020225bbSPavankumar Nandeshwar u32 flags0; /* %HAL_TCL_DATA_CMD_INFO1_ */ 26020225bbSPavankumar Nandeshwar u32 flags1; /* %HAL_TCL_DATA_CMD_INFO2_ */ 27020225bbSPavankumar Nandeshwar u16 addr_search_flags; /* %HAL_TCL_DATA_CMD_INFO0_ADDR(X/Y)_ */ 28020225bbSPavankumar Nandeshwar u16 bss_ast_hash; 29020225bbSPavankumar Nandeshwar u16 bss_ast_idx; 30020225bbSPavankumar Nandeshwar u8 tid; 31020225bbSPavankumar Nandeshwar u8 search_type; /* %HAL_TX_ADDR_SEARCH_ */ 32020225bbSPavankumar Nandeshwar u8 lmac_id; 33020225bbSPavankumar Nandeshwar u8 vdev_id; 34020225bbSPavankumar Nandeshwar u8 dscp_tid_tbl_idx; 35020225bbSPavankumar Nandeshwar bool enable_mesh; 36020225bbSPavankumar Nandeshwar int bank_id; 37020225bbSPavankumar Nandeshwar }; 38020225bbSPavankumar Nandeshwar 39020225bbSPavankumar Nandeshwar /* TODO: Check if the actual desc macros can be used instead */ 40020225bbSPavankumar Nandeshwar #define HAL_TX_STATUS_FLAGS_FIRST_MSDU BIT(0) 41020225bbSPavankumar Nandeshwar #define HAL_TX_STATUS_FLAGS_LAST_MSDU BIT(1) 42020225bbSPavankumar Nandeshwar #define HAL_TX_STATUS_FLAGS_MSDU_IN_AMSDU BIT(2) 43020225bbSPavankumar Nandeshwar #define HAL_TX_STATUS_FLAGS_RATE_STATS_VALID BIT(3) 44020225bbSPavankumar Nandeshwar #define HAL_TX_STATUS_FLAGS_RATE_LDPC BIT(4) 45020225bbSPavankumar Nandeshwar #define HAL_TX_STATUS_FLAGS_RATE_STBC BIT(5) 46020225bbSPavankumar Nandeshwar #define HAL_TX_STATUS_FLAGS_OFDMA BIT(6) 47020225bbSPavankumar Nandeshwar 48020225bbSPavankumar Nandeshwar #define HAL_TX_STATUS_DESC_LEN sizeof(struct hal_wbm_release_ring) 49020225bbSPavankumar Nandeshwar 50020225bbSPavankumar Nandeshwar /* Tx status parsed from srng desc */ 51020225bbSPavankumar Nandeshwar struct hal_tx_status { 52020225bbSPavankumar Nandeshwar enum hal_wbm_rel_src_module buf_rel_source; 53020225bbSPavankumar Nandeshwar enum hal_wbm_tqm_rel_reason status; 54020225bbSPavankumar Nandeshwar s8 ack_rssi; 55020225bbSPavankumar Nandeshwar u32 flags; /* %HAL_TX_STATUS_FLAGS_ */ 56020225bbSPavankumar Nandeshwar u32 ppdu_id; 57020225bbSPavankumar Nandeshwar u8 try_cnt; 58020225bbSPavankumar Nandeshwar u8 tid; 59020225bbSPavankumar Nandeshwar u16 peer_id; 60020225bbSPavankumar Nandeshwar enum hal_tx_rate_stats_pkt_type pkt_type; 61020225bbSPavankumar Nandeshwar enum hal_tx_rate_stats_sgi sgi; 62020225bbSPavankumar Nandeshwar enum ath12k_supported_bw bw; 63020225bbSPavankumar Nandeshwar u8 mcs; 64020225bbSPavankumar Nandeshwar u16 tones; 65020225bbSPavankumar Nandeshwar u8 ofdma; 66020225bbSPavankumar Nandeshwar }; 67020225bbSPavankumar Nandeshwar 68020225bbSPavankumar Nandeshwar #define HAL_TX_PHY_DESC_INFO0_BF_TYPE GENMASK(17, 16) 69020225bbSPavankumar Nandeshwar #define HAL_TX_PHY_DESC_INFO0_PREAMBLE_11B BIT(20) 70020225bbSPavankumar Nandeshwar #define HAL_TX_PHY_DESC_INFO0_PKT_TYPE GENMASK(24, 21) 71020225bbSPavankumar Nandeshwar #define HAL_TX_PHY_DESC_INFO0_BANDWIDTH GENMASK(30, 28) 72020225bbSPavankumar Nandeshwar #define HAL_TX_PHY_DESC_INFO1_MCS GENMASK(3, 0) 73020225bbSPavankumar Nandeshwar #define HAL_TX_PHY_DESC_INFO1_STBC BIT(6) 74020225bbSPavankumar Nandeshwar #define HAL_TX_PHY_DESC_INFO2_NSS GENMASK(23, 21) 75020225bbSPavankumar Nandeshwar #define HAL_TX_PHY_DESC_INFO3_AP_PKT_BW GENMASK(6, 4) 76020225bbSPavankumar Nandeshwar #define HAL_TX_PHY_DESC_INFO3_LTF_SIZE GENMASK(20, 19) 77020225bbSPavankumar Nandeshwar #define HAL_TX_PHY_DESC_INFO3_ACTIVE_CHANNEL GENMASK(17, 15) 78020225bbSPavankumar Nandeshwar 79020225bbSPavankumar Nandeshwar struct hal_tx_phy_desc { 80020225bbSPavankumar Nandeshwar __le32 info0; 81020225bbSPavankumar Nandeshwar __le32 info1; 82020225bbSPavankumar Nandeshwar __le32 info2; 83020225bbSPavankumar Nandeshwar __le32 info3; 84020225bbSPavankumar Nandeshwar } __packed; 85020225bbSPavankumar Nandeshwar 86020225bbSPavankumar Nandeshwar #define HAL_TX_FES_STAT_PROT_INFO0_STRT_FRM_TS_15_0 GENMASK(15, 0) 87020225bbSPavankumar Nandeshwar #define HAL_TX_FES_STAT_PROT_INFO0_STRT_FRM_TS_31_16 GENMASK(31, 16) 88020225bbSPavankumar Nandeshwar #define HAL_TX_FES_STAT_PROT_INFO1_END_FRM_TS_15_0 GENMASK(15, 0) 89020225bbSPavankumar Nandeshwar #define HAL_TX_FES_STAT_PROT_INFO1_END_FRM_TS_31_16 GENMASK(31, 16) 90020225bbSPavankumar Nandeshwar 91020225bbSPavankumar Nandeshwar struct hal_tx_fes_status_prot { 92020225bbSPavankumar Nandeshwar __le64 reserved; 93020225bbSPavankumar Nandeshwar __le32 info0; 94020225bbSPavankumar Nandeshwar __le32 info1; 95020225bbSPavankumar Nandeshwar __le32 reserved1[11]; 96020225bbSPavankumar Nandeshwar } __packed; 97020225bbSPavankumar Nandeshwar 98020225bbSPavankumar Nandeshwar #define HAL_TX_FES_STAT_USR_PPDU_INFO0_DURATION GENMASK(15, 0) 99020225bbSPavankumar Nandeshwar 100020225bbSPavankumar Nandeshwar struct hal_tx_fes_status_user_ppdu { 101020225bbSPavankumar Nandeshwar __le64 reserved; 102020225bbSPavankumar Nandeshwar __le32 info0; 103020225bbSPavankumar Nandeshwar __le32 reserved1[3]; 104020225bbSPavankumar Nandeshwar } __packed; 105020225bbSPavankumar Nandeshwar 106020225bbSPavankumar Nandeshwar #define HAL_TX_FES_STAT_STRT_INFO0_PROT_TS_LOWER_32 GENMASK(31, 0) 107020225bbSPavankumar Nandeshwar #define HAL_TX_FES_STAT_STRT_INFO1_PROT_TS_UPPER_32 GENMASK(31, 0) 108020225bbSPavankumar Nandeshwar 109020225bbSPavankumar Nandeshwar struct hal_tx_fes_status_start_prot { 110020225bbSPavankumar Nandeshwar __le32 info0; 111020225bbSPavankumar Nandeshwar __le32 info1; 112020225bbSPavankumar Nandeshwar __le64 reserved; 113020225bbSPavankumar Nandeshwar } __packed; 114020225bbSPavankumar Nandeshwar 115020225bbSPavankumar Nandeshwar #define HAL_TX_FES_STATUS_START_INFO0_MEDIUM_PROT_TYPE GENMASK(29, 27) 116020225bbSPavankumar Nandeshwar 117020225bbSPavankumar Nandeshwar struct hal_tx_fes_status_start { 118020225bbSPavankumar Nandeshwar __le32 reserved; 119020225bbSPavankumar Nandeshwar __le32 info0; 120020225bbSPavankumar Nandeshwar __le64 reserved1; 121020225bbSPavankumar Nandeshwar } __packed; 122020225bbSPavankumar Nandeshwar 123020225bbSPavankumar Nandeshwar #define HAL_TX_Q_EXT_INFO0_FRAME_CTRL GENMASK(15, 0) 124020225bbSPavankumar Nandeshwar #define HAL_TX_Q_EXT_INFO0_QOS_CTRL GENMASK(31, 16) 125020225bbSPavankumar Nandeshwar #define HAL_TX_Q_EXT_INFO1_AMPDU_FLAG BIT(0) 126020225bbSPavankumar Nandeshwar 127020225bbSPavankumar Nandeshwar struct hal_tx_queue_exten { 128020225bbSPavankumar Nandeshwar __le32 info0; 129020225bbSPavankumar Nandeshwar __le32 info1; 130020225bbSPavankumar Nandeshwar } __packed; 131020225bbSPavankumar Nandeshwar 132020225bbSPavankumar Nandeshwar #define HAL_TX_FES_SETUP_INFO0_NUM_OF_USERS GENMASK(28, 23) 133020225bbSPavankumar Nandeshwar 134020225bbSPavankumar Nandeshwar struct hal_tx_fes_setup { 135020225bbSPavankumar Nandeshwar __le32 schedule_id; 136020225bbSPavankumar Nandeshwar __le32 info0; 137020225bbSPavankumar Nandeshwar __le64 reserved; 138020225bbSPavankumar Nandeshwar } __packed; 139020225bbSPavankumar Nandeshwar 140020225bbSPavankumar Nandeshwar #define HAL_TX_PPDU_SETUP_INFO0_MEDIUM_PROT_TYPE GENMASK(2, 0) 141020225bbSPavankumar Nandeshwar #define HAL_TX_PPDU_SETUP_INFO1_PROT_FRAME_ADDR1_31_0 GENMASK(31, 0) 142020225bbSPavankumar Nandeshwar #define HAL_TX_PPDU_SETUP_INFO2_PROT_FRAME_ADDR1_47_32 GENMASK(15, 0) 143020225bbSPavankumar Nandeshwar #define HAL_TX_PPDU_SETUP_INFO2_PROT_FRAME_ADDR2_15_0 GENMASK(31, 16) 144020225bbSPavankumar Nandeshwar #define HAL_TX_PPDU_SETUP_INFO3_PROT_FRAME_ADDR2_47_16 GENMASK(31, 0) 145020225bbSPavankumar Nandeshwar #define HAL_TX_PPDU_SETUP_INFO4_PROT_FRAME_ADDR3_31_0 GENMASK(31, 0) 146020225bbSPavankumar Nandeshwar #define HAL_TX_PPDU_SETUP_INFO5_PROT_FRAME_ADDR3_47_32 GENMASK(15, 0) 147020225bbSPavankumar Nandeshwar #define HAL_TX_PPDU_SETUP_INFO5_PROT_FRAME_ADDR4_15_0 GENMASK(31, 16) 148020225bbSPavankumar Nandeshwar #define HAL_TX_PPDU_SETUP_INFO6_PROT_FRAME_ADDR4_47_16 GENMASK(31, 0) 149020225bbSPavankumar Nandeshwar 150020225bbSPavankumar Nandeshwar struct hal_tx_pcu_ppdu_setup_init { 151020225bbSPavankumar Nandeshwar __le32 info0; 152020225bbSPavankumar Nandeshwar __le32 info1; 153020225bbSPavankumar Nandeshwar __le32 info2; 154020225bbSPavankumar Nandeshwar __le32 info3; 155020225bbSPavankumar Nandeshwar __le32 reserved; 156020225bbSPavankumar Nandeshwar __le32 info4; 157020225bbSPavankumar Nandeshwar __le32 info5; 158020225bbSPavankumar Nandeshwar __le32 info6; 159020225bbSPavankumar Nandeshwar } __packed; 160020225bbSPavankumar Nandeshwar 161020225bbSPavankumar Nandeshwar #define HAL_TX_FES_STATUS_END_INFO0_START_TIMESTAMP_15_0 GENMASK(15, 0) 162020225bbSPavankumar Nandeshwar #define HAL_TX_FES_STATUS_END_INFO0_START_TIMESTAMP_31_16 GENMASK(31, 16) 163020225bbSPavankumar Nandeshwar 164020225bbSPavankumar Nandeshwar struct hal_tx_fes_status_end { 165020225bbSPavankumar Nandeshwar __le32 reserved[2]; 166020225bbSPavankumar Nandeshwar __le32 info0; 167020225bbSPavankumar Nandeshwar __le32 reserved1[19]; 168020225bbSPavankumar Nandeshwar } __packed; 169020225bbSPavankumar Nandeshwar 170020225bbSPavankumar Nandeshwar #define HAL_TX_BANK_CONFIG_EPD BIT(0) 171020225bbSPavankumar Nandeshwar #define HAL_TX_BANK_CONFIG_ENCAP_TYPE GENMASK(2, 1) 172020225bbSPavankumar Nandeshwar #define HAL_TX_BANK_CONFIG_ENCRYPT_TYPE GENMASK(6, 3) 173020225bbSPavankumar Nandeshwar #define HAL_TX_BANK_CONFIG_SRC_BUFFER_SWAP BIT(7) 174020225bbSPavankumar Nandeshwar #define HAL_TX_BANK_CONFIG_LINK_META_SWAP BIT(8) 175020225bbSPavankumar Nandeshwar #define HAL_TX_BANK_CONFIG_INDEX_LOOKUP_EN BIT(9) 176020225bbSPavankumar Nandeshwar #define HAL_TX_BANK_CONFIG_ADDRX_EN BIT(10) 177020225bbSPavankumar Nandeshwar #define HAL_TX_BANK_CONFIG_ADDRY_EN BIT(11) 178020225bbSPavankumar Nandeshwar #define HAL_TX_BANK_CONFIG_MESH_EN GENMASK(13, 12) 179020225bbSPavankumar Nandeshwar #define HAL_TX_BANK_CONFIG_VDEV_ID_CHECK_EN BIT(14) 180020225bbSPavankumar Nandeshwar #define HAL_TX_BANK_CONFIG_PMAC_ID GENMASK(16, 15) 181020225bbSPavankumar Nandeshwar /* STA mode will have MCAST_PKT_CTRL instead of DSCP_TID_MAP bitfield */ 182020225bbSPavankumar Nandeshwar #define HAL_TX_BANK_CONFIG_DSCP_TIP_MAP_ID GENMASK(22, 17) 183020225bbSPavankumar Nandeshwar 184356942d3SPavankumar Nandeshwar void ath12k_wifi7_hal_tx_set_dscp_tid_map(struct ath12k_base *ab, int id); 185972f34d5SPavankumar Nandeshwar void ath12k_wifi7_hal_tx_cmd_desc_setup(struct ath12k_base *ab, 186020225bbSPavankumar Nandeshwar struct hal_tcl_data_cmd *tcl_cmd, 187020225bbSPavankumar Nandeshwar struct hal_tx_info *ti); 188972f34d5SPavankumar Nandeshwar int ath12k_wifi7_hal_reo_cmd_send(struct ath12k_base *ab, struct hal_srng *srng, 189020225bbSPavankumar Nandeshwar enum hal_reo_cmd_type type, 190020225bbSPavankumar Nandeshwar struct ath12k_hal_reo_cmd *cmd); 191972f34d5SPavankumar Nandeshwar void ath12k_wifi7_hal_tx_configure_bank_register(struct ath12k_base *ab, 192356942d3SPavankumar Nandeshwar u32 bank_config, 193356942d3SPavankumar Nandeshwar u8 bank_id); 194020225bbSPavankumar Nandeshwar #endif 195