xref: /linux/drivers/net/wireless/ath/ath12k/wifi7/hal_qcn9274.c (revision 37a93dd5c49b5fda807fd204edf2547c3493319c)
14ae34800SRipan Deuri // SPDX-License-Identifier: BSD-3-Clause-Clear
24ae34800SRipan Deuri /*
34ae34800SRipan Deuri  * Copyright (c) 2018-2021 The Linux Foundation. All rights reserved.
44ae34800SRipan Deuri  * Copyright (c) Qualcomm Technologies, Inc. and/or its subsidiaries.
54ae34800SRipan Deuri  */
64ae34800SRipan Deuri #include "hal_desc.h"
74ae34800SRipan Deuri #include "hal_qcn9274.h"
8492dea18SPavankumar Nandeshwar #include "hw.h"
9492dea18SPavankumar Nandeshwar #include "hal.h"
10356942d3SPavankumar Nandeshwar #include "hal_tx.h"
114ae34800SRipan Deuri 
12c0600b35SPavankumar Nandeshwar static const struct hal_srng_config hw_srng_config_template[] = {
13c0600b35SPavankumar Nandeshwar 	/* TODO: max_rings can populated by querying HW capabilities */
14c0600b35SPavankumar Nandeshwar 	[HAL_REO_DST] = {
15c0600b35SPavankumar Nandeshwar 		.start_ring_id = HAL_SRNG_RING_ID_REO2SW1,
16c0600b35SPavankumar Nandeshwar 		.max_rings = 8,
17c0600b35SPavankumar Nandeshwar 		.entry_size = sizeof(struct hal_reo_dest_ring) >> 2,
18c0600b35SPavankumar Nandeshwar 		.mac_type = ATH12K_HAL_SRNG_UMAC,
19c0600b35SPavankumar Nandeshwar 		.ring_dir = HAL_SRNG_DIR_DST,
20c0600b35SPavankumar Nandeshwar 		.max_size = HAL_REO_REO2SW1_RING_BASE_MSB_RING_SIZE,
21c0600b35SPavankumar Nandeshwar 	},
22c0600b35SPavankumar Nandeshwar 	[HAL_REO_EXCEPTION] = {
23c0600b35SPavankumar Nandeshwar 		/* Designating REO2SW0 ring as exception ring.
24c0600b35SPavankumar Nandeshwar 		 * Any of theREO2SW rings can be used as exception ring.
25c0600b35SPavankumar Nandeshwar 		 */
26c0600b35SPavankumar Nandeshwar 		.start_ring_id = HAL_SRNG_RING_ID_REO2SW0,
27c0600b35SPavankumar Nandeshwar 		.max_rings = 1,
28c0600b35SPavankumar Nandeshwar 		.entry_size = sizeof(struct hal_reo_dest_ring) >> 2,
29c0600b35SPavankumar Nandeshwar 		.mac_type = ATH12K_HAL_SRNG_UMAC,
30c0600b35SPavankumar Nandeshwar 		.ring_dir = HAL_SRNG_DIR_DST,
31c0600b35SPavankumar Nandeshwar 		.max_size = HAL_REO_REO2SW0_RING_BASE_MSB_RING_SIZE,
32c0600b35SPavankumar Nandeshwar 	},
33c0600b35SPavankumar Nandeshwar 	[HAL_REO_REINJECT] = {
34c0600b35SPavankumar Nandeshwar 		.start_ring_id = HAL_SRNG_RING_ID_SW2REO,
35c0600b35SPavankumar Nandeshwar 		.max_rings = 4,
36c0600b35SPavankumar Nandeshwar 		.entry_size = sizeof(struct hal_reo_entrance_ring) >> 2,
37c0600b35SPavankumar Nandeshwar 		.mac_type = ATH12K_HAL_SRNG_UMAC,
38c0600b35SPavankumar Nandeshwar 		.ring_dir = HAL_SRNG_DIR_SRC,
39c0600b35SPavankumar Nandeshwar 		.max_size = HAL_REO_SW2REO_RING_BASE_MSB_RING_SIZE,
40c0600b35SPavankumar Nandeshwar 	},
41c0600b35SPavankumar Nandeshwar 	[HAL_REO_CMD] = {
42c0600b35SPavankumar Nandeshwar 		.start_ring_id = HAL_SRNG_RING_ID_REO_CMD,
43c0600b35SPavankumar Nandeshwar 		.max_rings = 1,
44c0600b35SPavankumar Nandeshwar 		.entry_size = (sizeof(struct hal_tlv_64_hdr) +
45c0600b35SPavankumar Nandeshwar 			sizeof(struct hal_reo_get_queue_stats)) >> 2,
46c0600b35SPavankumar Nandeshwar 		.mac_type = ATH12K_HAL_SRNG_UMAC,
47c0600b35SPavankumar Nandeshwar 		.ring_dir = HAL_SRNG_DIR_SRC,
48c0600b35SPavankumar Nandeshwar 		.max_size = HAL_REO_CMD_RING_BASE_MSB_RING_SIZE,
49c0600b35SPavankumar Nandeshwar 	},
50c0600b35SPavankumar Nandeshwar 	[HAL_REO_STATUS] = {
51c0600b35SPavankumar Nandeshwar 		.start_ring_id = HAL_SRNG_RING_ID_REO_STATUS,
52c0600b35SPavankumar Nandeshwar 		.max_rings = 1,
53c0600b35SPavankumar Nandeshwar 		.entry_size = (sizeof(struct hal_tlv_64_hdr) +
54c0600b35SPavankumar Nandeshwar 			sizeof(struct hal_reo_get_queue_stats_status)) >> 2,
55c0600b35SPavankumar Nandeshwar 		.mac_type = ATH12K_HAL_SRNG_UMAC,
56c0600b35SPavankumar Nandeshwar 		.ring_dir = HAL_SRNG_DIR_DST,
57c0600b35SPavankumar Nandeshwar 		.max_size = HAL_REO_STATUS_RING_BASE_MSB_RING_SIZE,
58c0600b35SPavankumar Nandeshwar 	},
59c0600b35SPavankumar Nandeshwar 	[HAL_TCL_DATA] = {
60c0600b35SPavankumar Nandeshwar 		.start_ring_id = HAL_SRNG_RING_ID_SW2TCL1,
61c0600b35SPavankumar Nandeshwar 		.max_rings = 6,
62c0600b35SPavankumar Nandeshwar 		.entry_size = sizeof(struct hal_tcl_data_cmd) >> 2,
63c0600b35SPavankumar Nandeshwar 		.mac_type = ATH12K_HAL_SRNG_UMAC,
64c0600b35SPavankumar Nandeshwar 		.ring_dir = HAL_SRNG_DIR_SRC,
65c0600b35SPavankumar Nandeshwar 		.max_size = HAL_SW2TCL1_RING_BASE_MSB_RING_SIZE,
66c0600b35SPavankumar Nandeshwar 	},
67c0600b35SPavankumar Nandeshwar 	[HAL_TCL_CMD] = {
68c0600b35SPavankumar Nandeshwar 		.start_ring_id = HAL_SRNG_RING_ID_SW2TCL_CMD,
69c0600b35SPavankumar Nandeshwar 		.max_rings = 1,
70c0600b35SPavankumar Nandeshwar 		.entry_size = sizeof(struct hal_tcl_gse_cmd) >> 2,
71c0600b35SPavankumar Nandeshwar 		.mac_type = ATH12K_HAL_SRNG_UMAC,
72c0600b35SPavankumar Nandeshwar 		.ring_dir = HAL_SRNG_DIR_SRC,
73c0600b35SPavankumar Nandeshwar 		.max_size = HAL_SW2TCL1_CMD_RING_BASE_MSB_RING_SIZE,
74c0600b35SPavankumar Nandeshwar 	},
75c0600b35SPavankumar Nandeshwar 	[HAL_TCL_STATUS] = {
76c0600b35SPavankumar Nandeshwar 		.start_ring_id = HAL_SRNG_RING_ID_TCL_STATUS,
77c0600b35SPavankumar Nandeshwar 		.max_rings = 1,
78c0600b35SPavankumar Nandeshwar 		.entry_size = (sizeof(struct hal_tlv_hdr) +
79c0600b35SPavankumar Nandeshwar 			     sizeof(struct hal_tcl_status_ring)) >> 2,
80c0600b35SPavankumar Nandeshwar 		.mac_type = ATH12K_HAL_SRNG_UMAC,
81c0600b35SPavankumar Nandeshwar 		.ring_dir = HAL_SRNG_DIR_DST,
82c0600b35SPavankumar Nandeshwar 		.max_size = HAL_TCL_STATUS_RING_BASE_MSB_RING_SIZE,
83c0600b35SPavankumar Nandeshwar 	},
84c0600b35SPavankumar Nandeshwar 	[HAL_CE_SRC] = {
85c0600b35SPavankumar Nandeshwar 		.start_ring_id = HAL_SRNG_RING_ID_CE0_SRC,
86c0600b35SPavankumar Nandeshwar 		.max_rings = 16,
87c0600b35SPavankumar Nandeshwar 		.entry_size = sizeof(struct hal_ce_srng_src_desc) >> 2,
88c0600b35SPavankumar Nandeshwar 		.mac_type = ATH12K_HAL_SRNG_UMAC,
89c0600b35SPavankumar Nandeshwar 		.ring_dir = HAL_SRNG_DIR_SRC,
90c0600b35SPavankumar Nandeshwar 		.max_size = HAL_CE_SRC_RING_BASE_MSB_RING_SIZE,
91c0600b35SPavankumar Nandeshwar 	},
92c0600b35SPavankumar Nandeshwar 	[HAL_CE_DST] = {
93c0600b35SPavankumar Nandeshwar 		.start_ring_id = HAL_SRNG_RING_ID_CE0_DST,
94c0600b35SPavankumar Nandeshwar 		.max_rings = 16,
95c0600b35SPavankumar Nandeshwar 		.entry_size = sizeof(struct hal_ce_srng_dest_desc) >> 2,
96c0600b35SPavankumar Nandeshwar 		.mac_type = ATH12K_HAL_SRNG_UMAC,
97c0600b35SPavankumar Nandeshwar 		.ring_dir = HAL_SRNG_DIR_SRC,
98c0600b35SPavankumar Nandeshwar 		.max_size = HAL_CE_DST_RING_BASE_MSB_RING_SIZE,
99c0600b35SPavankumar Nandeshwar 	},
100c0600b35SPavankumar Nandeshwar 	[HAL_CE_DST_STATUS] = {
101c0600b35SPavankumar Nandeshwar 		.start_ring_id = HAL_SRNG_RING_ID_CE0_DST_STATUS,
102c0600b35SPavankumar Nandeshwar 		.max_rings = 16,
103c0600b35SPavankumar Nandeshwar 		.entry_size = sizeof(struct hal_ce_srng_dst_status_desc) >> 2,
104c0600b35SPavankumar Nandeshwar 		.mac_type = ATH12K_HAL_SRNG_UMAC,
105c0600b35SPavankumar Nandeshwar 		.ring_dir = HAL_SRNG_DIR_DST,
106c0600b35SPavankumar Nandeshwar 		.max_size = HAL_CE_DST_STATUS_RING_BASE_MSB_RING_SIZE,
107c0600b35SPavankumar Nandeshwar 	},
108c0600b35SPavankumar Nandeshwar 	[HAL_WBM_IDLE_LINK] = {
109c0600b35SPavankumar Nandeshwar 		.start_ring_id = HAL_SRNG_RING_ID_WBM_IDLE_LINK,
110c0600b35SPavankumar Nandeshwar 		.max_rings = 1,
111c0600b35SPavankumar Nandeshwar 		.entry_size = sizeof(struct hal_wbm_link_desc) >> 2,
112c0600b35SPavankumar Nandeshwar 		.mac_type = ATH12K_HAL_SRNG_UMAC,
113c0600b35SPavankumar Nandeshwar 		.ring_dir = HAL_SRNG_DIR_SRC,
114c0600b35SPavankumar Nandeshwar 		.max_size = HAL_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE,
115c0600b35SPavankumar Nandeshwar 	},
116c0600b35SPavankumar Nandeshwar 	[HAL_SW2WBM_RELEASE] = {
117c0600b35SPavankumar Nandeshwar 		.start_ring_id = HAL_SRNG_RING_ID_WBM_SW0_RELEASE,
118c0600b35SPavankumar Nandeshwar 		.max_rings = 2,
119c0600b35SPavankumar Nandeshwar 		.entry_size = sizeof(struct hal_wbm_release_ring) >> 2,
120c0600b35SPavankumar Nandeshwar 		.mac_type = ATH12K_HAL_SRNG_UMAC,
121c0600b35SPavankumar Nandeshwar 		.ring_dir = HAL_SRNG_DIR_SRC,
122c0600b35SPavankumar Nandeshwar 		.max_size = HAL_SW2WBM_RELEASE_RING_BASE_MSB_RING_SIZE,
123c0600b35SPavankumar Nandeshwar 	},
124c0600b35SPavankumar Nandeshwar 	[HAL_WBM2SW_RELEASE] = {
125c0600b35SPavankumar Nandeshwar 		.start_ring_id = HAL_SRNG_RING_ID_WBM2SW0_RELEASE,
126c0600b35SPavankumar Nandeshwar 		.max_rings = 8,
127c0600b35SPavankumar Nandeshwar 		.entry_size = sizeof(struct hal_wbm_release_ring) >> 2,
128c0600b35SPavankumar Nandeshwar 		.mac_type = ATH12K_HAL_SRNG_UMAC,
129c0600b35SPavankumar Nandeshwar 		.ring_dir = HAL_SRNG_DIR_DST,
130c0600b35SPavankumar Nandeshwar 		.max_size = HAL_WBM2SW_RELEASE_RING_BASE_MSB_RING_SIZE,
131c0600b35SPavankumar Nandeshwar 	},
132c0600b35SPavankumar Nandeshwar 	[HAL_RXDMA_BUF] = {
133c0600b35SPavankumar Nandeshwar 		.start_ring_id = HAL_SRNG_SW2RXDMA_BUF0,
134c0600b35SPavankumar Nandeshwar 		.max_rings = 1,
135c0600b35SPavankumar Nandeshwar 		.entry_size = sizeof(struct hal_wbm_buffer_ring) >> 2,
136c0600b35SPavankumar Nandeshwar 		.mac_type = ATH12K_HAL_SRNG_DMAC,
137c0600b35SPavankumar Nandeshwar 		.ring_dir = HAL_SRNG_DIR_SRC,
138c0600b35SPavankumar Nandeshwar 		.max_size = HAL_RXDMA_RING_MAX_SIZE_BE,
139c0600b35SPavankumar Nandeshwar 	},
140c0600b35SPavankumar Nandeshwar 	[HAL_RXDMA_DST] = {
141c0600b35SPavankumar Nandeshwar 		.start_ring_id = HAL_SRNG_RING_ID_WMAC1_RXDMA2SW0,
142c0600b35SPavankumar Nandeshwar 		.max_rings = 0,
143c0600b35SPavankumar Nandeshwar 		.entry_size = 0,
144c0600b35SPavankumar Nandeshwar 		.mac_type = ATH12K_HAL_SRNG_PMAC,
145c0600b35SPavankumar Nandeshwar 		.ring_dir = HAL_SRNG_DIR_DST,
146c0600b35SPavankumar Nandeshwar 		.max_size = HAL_RXDMA_RING_MAX_SIZE_BE,
147c0600b35SPavankumar Nandeshwar 	},
148c0600b35SPavankumar Nandeshwar 	[HAL_RXDMA_MONITOR_BUF] = {
149c0600b35SPavankumar Nandeshwar 		.start_ring_id = HAL_SRNG_SW2RXMON_BUF0,
150c0600b35SPavankumar Nandeshwar 		.max_rings = 1,
151c0600b35SPavankumar Nandeshwar 		.entry_size = sizeof(struct hal_mon_buf_ring) >> 2,
152c0600b35SPavankumar Nandeshwar 		.mac_type = ATH12K_HAL_SRNG_PMAC,
153c0600b35SPavankumar Nandeshwar 		.ring_dir = HAL_SRNG_DIR_SRC,
154c0600b35SPavankumar Nandeshwar 		.max_size = HAL_RXDMA_RING_MAX_SIZE_BE,
155c0600b35SPavankumar Nandeshwar 	},
156c0600b35SPavankumar Nandeshwar 	[HAL_RXDMA_MONITOR_STATUS] = {
157c0600b35SPavankumar Nandeshwar 		.start_ring_id = HAL_SRNG_RING_ID_WMAC1_SW2RXDMA1_STATBUF,
158c0600b35SPavankumar Nandeshwar 		.max_rings = 1,
159c0600b35SPavankumar Nandeshwar 		.entry_size = sizeof(struct hal_wbm_buffer_ring) >> 2,
160c0600b35SPavankumar Nandeshwar 		.mac_type = ATH12K_HAL_SRNG_PMAC,
161c0600b35SPavankumar Nandeshwar 		.ring_dir = HAL_SRNG_DIR_SRC,
162c0600b35SPavankumar Nandeshwar 		.max_size = HAL_RXDMA_RING_MAX_SIZE_BE,
163c0600b35SPavankumar Nandeshwar 	},
164c0600b35SPavankumar Nandeshwar 	[HAL_RXDMA_MONITOR_DESC] = { 0, },
165c0600b35SPavankumar Nandeshwar 	[HAL_RXDMA_DIR_BUF] = {
166c0600b35SPavankumar Nandeshwar 		.start_ring_id = HAL_SRNG_RING_ID_RXDMA_DIR_BUF,
167c0600b35SPavankumar Nandeshwar 		.max_rings = 2,
168c0600b35SPavankumar Nandeshwar 		.entry_size = 8 >> 2, /* TODO: Define the struct */
169c0600b35SPavankumar Nandeshwar 		.mac_type = ATH12K_HAL_SRNG_PMAC,
170c0600b35SPavankumar Nandeshwar 		.ring_dir = HAL_SRNG_DIR_SRC,
171c0600b35SPavankumar Nandeshwar 		.max_size = HAL_RXDMA_RING_MAX_SIZE_BE,
172c0600b35SPavankumar Nandeshwar 	},
173c0600b35SPavankumar Nandeshwar 	[HAL_PPE2TCL] = {
174c0600b35SPavankumar Nandeshwar 		.start_ring_id = HAL_SRNG_RING_ID_PPE2TCL1,
175c0600b35SPavankumar Nandeshwar 		.max_rings = 1,
176c0600b35SPavankumar Nandeshwar 		.entry_size = sizeof(struct hal_tcl_entrance_from_ppe_ring) >> 2,
177c0600b35SPavankumar Nandeshwar 		.mac_type = ATH12K_HAL_SRNG_PMAC,
178c0600b35SPavankumar Nandeshwar 		.ring_dir = HAL_SRNG_DIR_SRC,
179c0600b35SPavankumar Nandeshwar 		.max_size = HAL_SW2TCL1_RING_BASE_MSB_RING_SIZE,
180c0600b35SPavankumar Nandeshwar 	},
181c0600b35SPavankumar Nandeshwar 	[HAL_PPE_RELEASE] = {
182c0600b35SPavankumar Nandeshwar 		.start_ring_id = HAL_SRNG_RING_ID_WBM_PPE_RELEASE,
183c0600b35SPavankumar Nandeshwar 		.max_rings = 1,
184c0600b35SPavankumar Nandeshwar 		.entry_size = sizeof(struct hal_wbm_release_ring) >> 2,
185c0600b35SPavankumar Nandeshwar 		.mac_type = ATH12K_HAL_SRNG_PMAC,
186c0600b35SPavankumar Nandeshwar 		.ring_dir = HAL_SRNG_DIR_SRC,
187c0600b35SPavankumar Nandeshwar 		.max_size = HAL_WBM2PPE_RELEASE_RING_BASE_MSB_RING_SIZE,
188c0600b35SPavankumar Nandeshwar 	},
189c0600b35SPavankumar Nandeshwar 	[HAL_TX_MONITOR_BUF] = {
190c0600b35SPavankumar Nandeshwar 		.start_ring_id = HAL_SRNG_RING_ID_WMAC1_SW2TXMON_BUF0,
191c0600b35SPavankumar Nandeshwar 		.max_rings = 1,
192c0600b35SPavankumar Nandeshwar 		.entry_size = sizeof(struct hal_mon_buf_ring) >> 2,
193c0600b35SPavankumar Nandeshwar 		.mac_type = ATH12K_HAL_SRNG_PMAC,
194c0600b35SPavankumar Nandeshwar 		.ring_dir = HAL_SRNG_DIR_SRC,
195c0600b35SPavankumar Nandeshwar 		.max_size = HAL_RXDMA_RING_MAX_SIZE_BE,
196c0600b35SPavankumar Nandeshwar 	},
197c0600b35SPavankumar Nandeshwar 	[HAL_RXDMA_MONITOR_DST] = {
198c0600b35SPavankumar Nandeshwar 		.start_ring_id = HAL_SRNG_RING_ID_WMAC1_SW2RXMON_BUF0,
199c0600b35SPavankumar Nandeshwar 		.max_rings = 1,
200c0600b35SPavankumar Nandeshwar 		.entry_size = sizeof(struct hal_mon_dest_desc) >> 2,
201c0600b35SPavankumar Nandeshwar 		.mac_type = ATH12K_HAL_SRNG_PMAC,
202c0600b35SPavankumar Nandeshwar 		.ring_dir = HAL_SRNG_DIR_DST,
203c0600b35SPavankumar Nandeshwar 		.max_size = HAL_RXDMA_RING_MAX_SIZE_BE,
204c0600b35SPavankumar Nandeshwar 	},
205c0600b35SPavankumar Nandeshwar 	[HAL_TX_MONITOR_DST] = {
206c0600b35SPavankumar Nandeshwar 		.start_ring_id = HAL_SRNG_RING_ID_WMAC1_TXMON2SW0_BUF0,
207c0600b35SPavankumar Nandeshwar 		.max_rings = 1,
208c0600b35SPavankumar Nandeshwar 		.entry_size = sizeof(struct hal_mon_dest_desc) >> 2,
209c0600b35SPavankumar Nandeshwar 		.mac_type = ATH12K_HAL_SRNG_PMAC,
210c0600b35SPavankumar Nandeshwar 		.ring_dir = HAL_SRNG_DIR_DST,
211c0600b35SPavankumar Nandeshwar 		.max_size = HAL_RXDMA_RING_MAX_SIZE_BE,
212c0600b35SPavankumar Nandeshwar 	}
213c0600b35SPavankumar Nandeshwar };
214c0600b35SPavankumar Nandeshwar 
215492dea18SPavankumar Nandeshwar const struct ath12k_hw_regs qcn9274_v1_regs = {
216492dea18SPavankumar Nandeshwar 	/* SW2TCL(x) R0 ring configuration address */
21725122460SRipan Deuri 	.tcl1_ring_id = 0x00000908,
21825122460SRipan Deuri 	.tcl1_ring_misc = 0x00000910,
21925122460SRipan Deuri 	.tcl1_ring_tp_addr_lsb = 0x0000091c,
22025122460SRipan Deuri 	.tcl1_ring_tp_addr_msb = 0x00000920,
22125122460SRipan Deuri 	.tcl1_ring_consumer_int_setup_ix0 = 0x00000930,
22225122460SRipan Deuri 	.tcl1_ring_consumer_int_setup_ix1 = 0x00000934,
22325122460SRipan Deuri 	.tcl1_ring_msi1_base_lsb = 0x00000948,
22425122460SRipan Deuri 	.tcl1_ring_msi1_base_msb = 0x0000094c,
22525122460SRipan Deuri 	.tcl1_ring_msi1_data = 0x00000950,
22625122460SRipan Deuri 	.tcl_ring_base_lsb = 0x00000b58,
22725122460SRipan Deuri 	.tcl1_ring_base_lsb = 0x00000900,
22825122460SRipan Deuri 	.tcl1_ring_base_msb = 0x00000904,
22925122460SRipan Deuri 	.tcl2_ring_base_lsb = 0x00000978,
230492dea18SPavankumar Nandeshwar 
231492dea18SPavankumar Nandeshwar 	/* TCL STATUS ring address */
23225122460SRipan Deuri 	.tcl_status_ring_base_lsb = 0x00000d38,
233492dea18SPavankumar Nandeshwar 
23425122460SRipan Deuri 	.wbm_idle_ring_base_lsb = 0x00000d0c,
23525122460SRipan Deuri 	.wbm_idle_ring_misc_addr = 0x00000d1c,
23625122460SRipan Deuri 	.wbm_r0_idle_list_cntl_addr = 0x00000210,
23725122460SRipan Deuri 	.wbm_r0_idle_list_size_addr = 0x00000214,
23825122460SRipan Deuri 	.wbm_scattered_ring_base_lsb = 0x00000220,
23925122460SRipan Deuri 	.wbm_scattered_ring_base_msb = 0x00000224,
24025122460SRipan Deuri 	.wbm_scattered_desc_head_info_ix0 = 0x00000230,
24125122460SRipan Deuri 	.wbm_scattered_desc_head_info_ix1 = 0x00000234,
24225122460SRipan Deuri 	.wbm_scattered_desc_tail_info_ix0 = 0x00000240,
24325122460SRipan Deuri 	.wbm_scattered_desc_tail_info_ix1 = 0x00000244,
24425122460SRipan Deuri 	.wbm_scattered_desc_ptr_hp_addr = 0x0000024c,
245492dea18SPavankumar Nandeshwar 
24625122460SRipan Deuri 	.wbm_sw_release_ring_base_lsb = 0x0000034c,
24725122460SRipan Deuri 	.wbm_sw1_release_ring_base_lsb = 0x000003c4,
24825122460SRipan Deuri 	.wbm0_release_ring_base_lsb = 0x00000dd8,
24925122460SRipan Deuri 	.wbm1_release_ring_base_lsb = 0x00000e50,
250492dea18SPavankumar Nandeshwar 
251492dea18SPavankumar Nandeshwar 	/* PCIe base address */
252492dea18SPavankumar Nandeshwar 	.pcie_qserdes_sysclk_en_sel = 0x01e0c0a8,
253492dea18SPavankumar Nandeshwar 	.pcie_pcs_osc_dtct_config_base = 0x01e0d45c,
254492dea18SPavankumar Nandeshwar 
255492dea18SPavankumar Nandeshwar 	/* PPE release ring address */
25625122460SRipan Deuri 	.ppe_rel_ring_base = 0x0000043c,
257492dea18SPavankumar Nandeshwar 
258492dea18SPavankumar Nandeshwar 	/* REO DEST ring address */
25925122460SRipan Deuri 	.reo2_ring_base = 0x0000055c,
26025122460SRipan Deuri 	.reo1_misc_ctrl_addr = 0x00000b7c,
26125122460SRipan Deuri 	.reo1_sw_cookie_cfg0 = 0x00000050,
26225122460SRipan Deuri 	.reo1_sw_cookie_cfg1 = 0x00000054,
26325122460SRipan Deuri 	.reo1_qdesc_lut_base0 = 0x00000058,
26425122460SRipan Deuri 	.reo1_qdesc_lut_base1 = 0x0000005c,
26525122460SRipan Deuri 	.reo1_ring_base_lsb = 0x000004e4,
26625122460SRipan Deuri 	.reo1_ring_base_msb = 0x000004e8,
26725122460SRipan Deuri 	.reo1_ring_id = 0x000004ec,
26825122460SRipan Deuri 	.reo1_ring_misc = 0x000004f4,
26925122460SRipan Deuri 	.reo1_ring_hp_addr_lsb = 0x000004f8,
27025122460SRipan Deuri 	.reo1_ring_hp_addr_msb = 0x000004fc,
27125122460SRipan Deuri 	.reo1_ring_producer_int_setup = 0x00000508,
27225122460SRipan Deuri 	.reo1_ring_msi1_base_lsb = 0x0000052C,
27325122460SRipan Deuri 	.reo1_ring_msi1_base_msb = 0x00000530,
27425122460SRipan Deuri 	.reo1_ring_msi1_data = 0x00000534,
27525122460SRipan Deuri 	.reo1_aging_thres_ix0 = 0x00000b08,
27625122460SRipan Deuri 	.reo1_aging_thres_ix1 = 0x00000b0c,
27725122460SRipan Deuri 	.reo1_aging_thres_ix2 = 0x00000b10,
27825122460SRipan Deuri 	.reo1_aging_thres_ix3 = 0x00000b14,
279492dea18SPavankumar Nandeshwar 
280492dea18SPavankumar Nandeshwar 	/* REO Exception ring address */
28125122460SRipan Deuri 	.reo2_sw0_ring_base = 0x000008a4,
282492dea18SPavankumar Nandeshwar 
283492dea18SPavankumar Nandeshwar 	/* REO Reinject ring address */
28425122460SRipan Deuri 	.sw2reo_ring_base = 0x00000304,
28525122460SRipan Deuri 	.sw2reo1_ring_base = 0x0000037c,
286492dea18SPavankumar Nandeshwar 
287492dea18SPavankumar Nandeshwar 	/* REO cmd ring address */
28825122460SRipan Deuri 	.reo_cmd_ring_base = 0x0000028c,
289492dea18SPavankumar Nandeshwar 
290492dea18SPavankumar Nandeshwar 	/* REO status ring address */
29125122460SRipan Deuri 	.reo_status_ring_base = 0x00000a84,
292492dea18SPavankumar Nandeshwar 
293492dea18SPavankumar Nandeshwar 	/* CE base address */
29425122460SRipan Deuri 	.umac_ce0_src_reg_base = 0x01b80000,
29525122460SRipan Deuri 	.umac_ce0_dest_reg_base = 0x01b81000,
29625122460SRipan Deuri 	.umac_ce1_src_reg_base = 0x01b82000,
29725122460SRipan Deuri 	.umac_ce1_dest_reg_base = 0x01b83000,
298492dea18SPavankumar Nandeshwar 
299492dea18SPavankumar Nandeshwar 	.gcc_gcc_pcie_hot_rst = 0x1e38338,
300*853deed0SMiaoqing Pan 
301*853deed0SMiaoqing Pan 	.qrtr_node_id = 0x1e03164,
302492dea18SPavankumar Nandeshwar };
303492dea18SPavankumar Nandeshwar 
304492dea18SPavankumar Nandeshwar const struct ath12k_hw_regs qcn9274_v2_regs = {
305492dea18SPavankumar Nandeshwar 	/* SW2TCL(x) R0 ring configuration address */
30625122460SRipan Deuri 	.tcl1_ring_id = 0x00000908,
30725122460SRipan Deuri 	.tcl1_ring_misc = 0x00000910,
30825122460SRipan Deuri 	.tcl1_ring_tp_addr_lsb = 0x0000091c,
30925122460SRipan Deuri 	.tcl1_ring_tp_addr_msb = 0x00000920,
31025122460SRipan Deuri 	.tcl1_ring_consumer_int_setup_ix0 = 0x00000930,
31125122460SRipan Deuri 	.tcl1_ring_consumer_int_setup_ix1 = 0x00000934,
31225122460SRipan Deuri 	.tcl1_ring_msi1_base_lsb = 0x00000948,
31325122460SRipan Deuri 	.tcl1_ring_msi1_base_msb = 0x0000094c,
31425122460SRipan Deuri 	.tcl1_ring_msi1_data = 0x00000950,
31525122460SRipan Deuri 	.tcl_ring_base_lsb = 0x00000b58,
31625122460SRipan Deuri 	.tcl1_ring_base_lsb = 0x00000900,
31725122460SRipan Deuri 	.tcl1_ring_base_msb = 0x00000904,
31825122460SRipan Deuri 	.tcl2_ring_base_lsb = 0x00000978,
319492dea18SPavankumar Nandeshwar 
320492dea18SPavankumar Nandeshwar 	/* TCL STATUS ring address */
32125122460SRipan Deuri 	.tcl_status_ring_base_lsb = 0x00000d38,
322492dea18SPavankumar Nandeshwar 
323492dea18SPavankumar Nandeshwar 	/* WBM idle link ring address */
32425122460SRipan Deuri 	.wbm_idle_ring_base_lsb = 0x00000d3c,
32525122460SRipan Deuri 	.wbm_idle_ring_misc_addr = 0x00000d4c,
32625122460SRipan Deuri 	.wbm_r0_idle_list_cntl_addr = 0x00000240,
32725122460SRipan Deuri 	.wbm_r0_idle_list_size_addr = 0x00000244,
32825122460SRipan Deuri 	.wbm_scattered_ring_base_lsb = 0x00000250,
32925122460SRipan Deuri 	.wbm_scattered_ring_base_msb = 0x00000254,
33025122460SRipan Deuri 	.wbm_scattered_desc_head_info_ix0 = 0x00000260,
33125122460SRipan Deuri 	.wbm_scattered_desc_head_info_ix1 = 0x00000264,
33225122460SRipan Deuri 	.wbm_scattered_desc_tail_info_ix0 = 0x00000270,
33325122460SRipan Deuri 	.wbm_scattered_desc_tail_info_ix1 = 0x00000274,
33425122460SRipan Deuri 	.wbm_scattered_desc_ptr_hp_addr = 0x0000027c,
335492dea18SPavankumar Nandeshwar 
336492dea18SPavankumar Nandeshwar 	/* SW2WBM release ring address */
33725122460SRipan Deuri 	.wbm_sw_release_ring_base_lsb = 0x0000037c,
33825122460SRipan Deuri 	.wbm_sw1_release_ring_base_lsb = 0x000003f4,
339492dea18SPavankumar Nandeshwar 
340492dea18SPavankumar Nandeshwar 	/* WBM2SW release ring address */
34125122460SRipan Deuri 	.wbm0_release_ring_base_lsb = 0x00000e08,
34225122460SRipan Deuri 	.wbm1_release_ring_base_lsb = 0x00000e80,
343492dea18SPavankumar Nandeshwar 
344492dea18SPavankumar Nandeshwar 	/* PCIe base address */
345492dea18SPavankumar Nandeshwar 	.pcie_qserdes_sysclk_en_sel = 0x01e0c0a8,
346492dea18SPavankumar Nandeshwar 	.pcie_pcs_osc_dtct_config_base = 0x01e0d45c,
347492dea18SPavankumar Nandeshwar 
348492dea18SPavankumar Nandeshwar 	/* PPE release ring address */
34925122460SRipan Deuri 	.ppe_rel_ring_base = 0x0000046c,
350492dea18SPavankumar Nandeshwar 
351492dea18SPavankumar Nandeshwar 	/* REO DEST ring address */
35225122460SRipan Deuri 	.reo2_ring_base = 0x00000578,
35325122460SRipan Deuri 	.reo1_misc_ctrl_addr = 0x00000b9c,
35425122460SRipan Deuri 	.reo1_sw_cookie_cfg0 = 0x0000006c,
35525122460SRipan Deuri 	.reo1_sw_cookie_cfg1 = 0x00000070,
35625122460SRipan Deuri 	.reo1_qdesc_lut_base0 = 0x00000074,
35725122460SRipan Deuri 	.reo1_qdesc_lut_base1 = 0x00000078,
35825122460SRipan Deuri 	.reo1_qdesc_addr = 0x0000007c,
35925122460SRipan Deuri 	.reo1_qdesc_max_peerid = 0x00000088,
36025122460SRipan Deuri 	.reo1_ring_base_lsb = 0x00000500,
36125122460SRipan Deuri 	.reo1_ring_base_msb = 0x00000504,
36225122460SRipan Deuri 	.reo1_ring_id = 0x00000508,
36325122460SRipan Deuri 	.reo1_ring_misc = 0x00000510,
36425122460SRipan Deuri 	.reo1_ring_hp_addr_lsb = 0x00000514,
36525122460SRipan Deuri 	.reo1_ring_hp_addr_msb = 0x00000518,
36625122460SRipan Deuri 	.reo1_ring_producer_int_setup = 0x00000524,
36725122460SRipan Deuri 	.reo1_ring_msi1_base_lsb = 0x00000548,
36825122460SRipan Deuri 	.reo1_ring_msi1_base_msb = 0x0000054C,
36925122460SRipan Deuri 	.reo1_ring_msi1_data = 0x00000550,
37025122460SRipan Deuri 	.reo1_aging_thres_ix0 = 0x00000B28,
37125122460SRipan Deuri 	.reo1_aging_thres_ix1 = 0x00000B2C,
37225122460SRipan Deuri 	.reo1_aging_thres_ix2 = 0x00000B30,
37325122460SRipan Deuri 	.reo1_aging_thres_ix3 = 0x00000B34,
374492dea18SPavankumar Nandeshwar 
375492dea18SPavankumar Nandeshwar 	/* REO Exception ring address */
37625122460SRipan Deuri 	.reo2_sw0_ring_base = 0x000008c0,
377492dea18SPavankumar Nandeshwar 
378492dea18SPavankumar Nandeshwar 	/* REO Reinject ring address */
37925122460SRipan Deuri 	.sw2reo_ring_base = 0x00000320,
38025122460SRipan Deuri 	.sw2reo1_ring_base = 0x00000398,
381492dea18SPavankumar Nandeshwar 
382492dea18SPavankumar Nandeshwar 	/* REO cmd ring address */
38325122460SRipan Deuri 	.reo_cmd_ring_base = 0x000002A8,
384492dea18SPavankumar Nandeshwar 
385492dea18SPavankumar Nandeshwar 	/* REO status ring address */
38625122460SRipan Deuri 	.reo_status_ring_base = 0x00000aa0,
387492dea18SPavankumar Nandeshwar 
388492dea18SPavankumar Nandeshwar 	/* CE base address */
38925122460SRipan Deuri 	.umac_ce0_src_reg_base = 0x01b80000,
39025122460SRipan Deuri 	.umac_ce0_dest_reg_base = 0x01b81000,
39125122460SRipan Deuri 	.umac_ce1_src_reg_base = 0x01b82000,
39225122460SRipan Deuri 	.umac_ce1_dest_reg_base = 0x01b83000,
393492dea18SPavankumar Nandeshwar 
394492dea18SPavankumar Nandeshwar 	.gcc_gcc_pcie_hot_rst = 0x1e38338,
395*853deed0SMiaoqing Pan 
396*853deed0SMiaoqing Pan 	.qrtr_node_id = 0x1e03164,
397492dea18SPavankumar Nandeshwar };
398492dea18SPavankumar Nandeshwar 
399492dea18SPavankumar Nandeshwar const struct ath12k_hw_regs ipq5332_regs = {
400492dea18SPavankumar Nandeshwar 	/* SW2TCL(x) R0 ring configuration address */
40125122460SRipan Deuri 	.tcl1_ring_id = 0x00000918,
40225122460SRipan Deuri 	.tcl1_ring_misc = 0x00000920,
40325122460SRipan Deuri 	.tcl1_ring_tp_addr_lsb = 0x0000092c,
40425122460SRipan Deuri 	.tcl1_ring_tp_addr_msb = 0x00000930,
40525122460SRipan Deuri 	.tcl1_ring_consumer_int_setup_ix0 = 0x00000940,
40625122460SRipan Deuri 	.tcl1_ring_consumer_int_setup_ix1 = 0x00000944,
40725122460SRipan Deuri 	.tcl1_ring_msi1_base_lsb = 0x00000958,
40825122460SRipan Deuri 	.tcl1_ring_msi1_base_msb = 0x0000095c,
40925122460SRipan Deuri 	.tcl1_ring_base_lsb = 0x00000910,
41025122460SRipan Deuri 	.tcl1_ring_base_msb = 0x00000914,
41125122460SRipan Deuri 	.tcl1_ring_msi1_data = 0x00000960,
41225122460SRipan Deuri 	.tcl2_ring_base_lsb = 0x00000988,
41325122460SRipan Deuri 	.tcl_ring_base_lsb = 0x00000b68,
414492dea18SPavankumar Nandeshwar 
415492dea18SPavankumar Nandeshwar 	/* TCL STATUS ring address */
41625122460SRipan Deuri 	.tcl_status_ring_base_lsb = 0x00000d48,
417492dea18SPavankumar Nandeshwar 
418492dea18SPavankumar Nandeshwar 	/* REO DEST ring address */
41925122460SRipan Deuri 	.reo2_ring_base = 0x00000578,
42025122460SRipan Deuri 	.reo1_misc_ctrl_addr = 0x00000b9c,
42125122460SRipan Deuri 	.reo1_sw_cookie_cfg0 = 0x0000006c,
42225122460SRipan Deuri 	.reo1_sw_cookie_cfg1 = 0x00000070,
42325122460SRipan Deuri 	.reo1_qdesc_lut_base0 = 0x00000074,
42425122460SRipan Deuri 	.reo1_qdesc_lut_base1 = 0x00000078,
42525122460SRipan Deuri 	.reo1_ring_base_lsb = 0x00000500,
42625122460SRipan Deuri 	.reo1_ring_base_msb = 0x00000504,
42725122460SRipan Deuri 	.reo1_ring_id = 0x00000508,
42825122460SRipan Deuri 	.reo1_ring_misc = 0x00000510,
42925122460SRipan Deuri 	.reo1_ring_hp_addr_lsb = 0x00000514,
43025122460SRipan Deuri 	.reo1_ring_hp_addr_msb = 0x00000518,
43125122460SRipan Deuri 	.reo1_ring_producer_int_setup = 0x00000524,
43225122460SRipan Deuri 	.reo1_ring_msi1_base_lsb = 0x00000548,
43325122460SRipan Deuri 	.reo1_ring_msi1_base_msb = 0x0000054C,
43425122460SRipan Deuri 	.reo1_ring_msi1_data = 0x00000550,
43525122460SRipan Deuri 	.reo1_aging_thres_ix0 = 0x00000B28,
43625122460SRipan Deuri 	.reo1_aging_thres_ix1 = 0x00000B2C,
43725122460SRipan Deuri 	.reo1_aging_thres_ix2 = 0x00000B30,
43825122460SRipan Deuri 	.reo1_aging_thres_ix3 = 0x00000B34,
439492dea18SPavankumar Nandeshwar 
440492dea18SPavankumar Nandeshwar 	/* REO Exception ring address */
44125122460SRipan Deuri 	.reo2_sw0_ring_base = 0x000008c0,
442492dea18SPavankumar Nandeshwar 
443492dea18SPavankumar Nandeshwar 	/* REO Reinject ring address */
44425122460SRipan Deuri 	.sw2reo_ring_base = 0x00000320,
44525122460SRipan Deuri 	.sw2reo1_ring_base = 0x00000398,
446492dea18SPavankumar Nandeshwar 
447492dea18SPavankumar Nandeshwar 	/* REO cmd ring address */
44825122460SRipan Deuri 	.reo_cmd_ring_base = 0x000002A8,
449492dea18SPavankumar Nandeshwar 
450492dea18SPavankumar Nandeshwar 	/* REO status ring address */
45125122460SRipan Deuri 	.reo_status_ring_base = 0x00000aa0,
452492dea18SPavankumar Nandeshwar 
453492dea18SPavankumar Nandeshwar 	/* WBM idle link ring address */
45425122460SRipan Deuri 	.wbm_idle_ring_base_lsb = 0x00000d3c,
45525122460SRipan Deuri 	.wbm_idle_ring_misc_addr = 0x00000d4c,
45625122460SRipan Deuri 	.wbm_r0_idle_list_cntl_addr = 0x00000240,
45725122460SRipan Deuri 	.wbm_r0_idle_list_size_addr = 0x00000244,
45825122460SRipan Deuri 	.wbm_scattered_ring_base_lsb = 0x00000250,
45925122460SRipan Deuri 	.wbm_scattered_ring_base_msb = 0x00000254,
46025122460SRipan Deuri 	.wbm_scattered_desc_head_info_ix0 = 0x00000260,
46125122460SRipan Deuri 	.wbm_scattered_desc_head_info_ix1   = 0x00000264,
46225122460SRipan Deuri 	.wbm_scattered_desc_tail_info_ix0 = 0x00000270,
46325122460SRipan Deuri 	.wbm_scattered_desc_tail_info_ix1 = 0x00000274,
46425122460SRipan Deuri 	.wbm_scattered_desc_ptr_hp_addr = 0x0000027c,
465492dea18SPavankumar Nandeshwar 
466492dea18SPavankumar Nandeshwar 	/* SW2WBM release ring address */
46725122460SRipan Deuri 	.wbm_sw_release_ring_base_lsb = 0x0000037c,
468492dea18SPavankumar Nandeshwar 
469492dea18SPavankumar Nandeshwar 	/* WBM2SW release ring address */
47025122460SRipan Deuri 	.wbm0_release_ring_base_lsb = 0x00000e08,
47125122460SRipan Deuri 	.wbm1_release_ring_base_lsb = 0x00000e80,
472492dea18SPavankumar Nandeshwar 
473492dea18SPavankumar Nandeshwar 	/* PPE release ring address */
47425122460SRipan Deuri 	.ppe_rel_ring_base = 0x0000046c,
475492dea18SPavankumar Nandeshwar 
476492dea18SPavankumar Nandeshwar 	/* CE address */
47725122460SRipan Deuri 	.umac_ce0_src_reg_base = 0x00740000 -
478492dea18SPavankumar Nandeshwar 		HAL_IPQ5332_CE_WFSS_REG_BASE,
47925122460SRipan Deuri 	.umac_ce0_dest_reg_base = 0x00741000 -
480492dea18SPavankumar Nandeshwar 		HAL_IPQ5332_CE_WFSS_REG_BASE,
48125122460SRipan Deuri 	.umac_ce1_src_reg_base = 0x00742000 -
482492dea18SPavankumar Nandeshwar 		HAL_IPQ5332_CE_WFSS_REG_BASE,
48325122460SRipan Deuri 	.umac_ce1_dest_reg_base = 0x00743000 -
484492dea18SPavankumar Nandeshwar 		HAL_IPQ5332_CE_WFSS_REG_BASE,
485492dea18SPavankumar Nandeshwar };
486492dea18SPavankumar Nandeshwar 
487e8a1e49cSPavankumar Nandeshwar static inline
488dd33e179SRipan Deuri bool ath12k_hal_rx_desc_get_first_msdu_qcn9274(struct hal_rx_desc *desc)
4894ae34800SRipan Deuri {
4904ae34800SRipan Deuri 	return !!le16_get_bits(desc->u.qcn9274_compact.msdu_end.info5,
4914ae34800SRipan Deuri 			       RX_MSDU_END_INFO5_FIRST_MSDU);
4924ae34800SRipan Deuri }
4934ae34800SRipan Deuri 
494e8a1e49cSPavankumar Nandeshwar static inline
495dd33e179SRipan Deuri bool ath12k_hal_rx_desc_get_last_msdu_qcn9274(struct hal_rx_desc *desc)
4964ae34800SRipan Deuri {
4974ae34800SRipan Deuri 	return !!le16_get_bits(desc->u.qcn9274_compact.msdu_end.info5,
4984ae34800SRipan Deuri 			       RX_MSDU_END_INFO5_LAST_MSDU);
4994ae34800SRipan Deuri }
5004ae34800SRipan Deuri 
501dd33e179SRipan Deuri u8 ath12k_hal_rx_desc_get_l3_pad_bytes_qcn9274(struct hal_rx_desc *desc)
5024ae34800SRipan Deuri {
5034ae34800SRipan Deuri 	return le16_get_bits(desc->u.qcn9274_compact.msdu_end.info5,
5044ae34800SRipan Deuri 			     RX_MSDU_END_INFO5_L3_HDR_PADDING);
5054ae34800SRipan Deuri }
5064ae34800SRipan Deuri 
507e8a1e49cSPavankumar Nandeshwar static inline
508dd33e179SRipan Deuri bool ath12k_hal_rx_desc_encrypt_valid_qcn9274(struct hal_rx_desc *desc)
5094ae34800SRipan Deuri {
5104ae34800SRipan Deuri 	return !!le32_get_bits(desc->u.qcn9274_compact.mpdu_start.info4,
5114ae34800SRipan Deuri 			       RX_MPDU_START_INFO4_ENCRYPT_INFO_VALID);
5124ae34800SRipan Deuri }
5134ae34800SRipan Deuri 
514e8a1e49cSPavankumar Nandeshwar static inline
515dd33e179SRipan Deuri u32 ath12k_hal_rx_desc_get_encrypt_type_qcn9274(struct hal_rx_desc *desc)
5164ae34800SRipan Deuri {
517e8a1e49cSPavankumar Nandeshwar 	if (!ath12k_hal_rx_desc_encrypt_valid_qcn9274(desc))
518e8a1e49cSPavankumar Nandeshwar 		return HAL_ENCRYPT_TYPE_OPEN;
519e8a1e49cSPavankumar Nandeshwar 
5204ae34800SRipan Deuri 	return le32_get_bits(desc->u.qcn9274_compact.mpdu_start.info2,
5214ae34800SRipan Deuri 			     RX_MPDU_START_INFO2_ENC_TYPE);
5224ae34800SRipan Deuri }
5234ae34800SRipan Deuri 
524e8a1e49cSPavankumar Nandeshwar static inline
525dd33e179SRipan Deuri u8 ath12k_hal_rx_desc_get_decap_type_qcn9274(struct hal_rx_desc *desc)
5264ae34800SRipan Deuri {
5274ae34800SRipan Deuri 	return le32_get_bits(desc->u.qcn9274_compact.msdu_end.info11,
5284ae34800SRipan Deuri 			     RX_MSDU_END_INFO11_DECAP_FORMAT);
5294ae34800SRipan Deuri }
5304ae34800SRipan Deuri 
531e8a1e49cSPavankumar Nandeshwar static inline
532dd33e179SRipan Deuri u8 ath12k_hal_rx_desc_get_mesh_ctl_qcn9274(struct hal_rx_desc *desc)
5334ae34800SRipan Deuri {
5344ae34800SRipan Deuri 	return le32_get_bits(desc->u.qcn9274_compact.msdu_end.info11,
5354ae34800SRipan Deuri 			     RX_MSDU_END_INFO11_MESH_CTRL_PRESENT);
5364ae34800SRipan Deuri }
5374ae34800SRipan Deuri 
538e8a1e49cSPavankumar Nandeshwar static inline
539dd33e179SRipan Deuri bool ath12k_hal_rx_desc_get_mpdu_seq_ctl_vld_qcn9274(struct hal_rx_desc *desc)
5404ae34800SRipan Deuri {
5414ae34800SRipan Deuri 	return !!le32_get_bits(desc->u.qcn9274_compact.mpdu_start.info4,
5424ae34800SRipan Deuri 			       RX_MPDU_START_INFO4_MPDU_SEQ_CTRL_VALID);
5434ae34800SRipan Deuri }
5444ae34800SRipan Deuri 
545e8a1e49cSPavankumar Nandeshwar static inline
546dd33e179SRipan Deuri bool ath12k_hal_rx_desc_get_mpdu_fc_valid_qcn9274(struct hal_rx_desc *desc)
5474ae34800SRipan Deuri {
5484ae34800SRipan Deuri 	return !!le32_get_bits(desc->u.qcn9274_compact.mpdu_start.info4,
5494ae34800SRipan Deuri 			       RX_MPDU_START_INFO4_MPDU_FCTRL_VALID);
5504ae34800SRipan Deuri }
5514ae34800SRipan Deuri 
552e8a1e49cSPavankumar Nandeshwar static inline
553dd33e179SRipan Deuri u16 ath12k_hal_rx_desc_get_mpdu_start_seq_no_qcn9274(struct hal_rx_desc *desc)
5544ae34800SRipan Deuri {
5554ae34800SRipan Deuri 	return le32_get_bits(desc->u.qcn9274_compact.mpdu_start.info4,
5564ae34800SRipan Deuri 			     RX_MPDU_START_INFO4_MPDU_SEQ_NUM);
5574ae34800SRipan Deuri }
5584ae34800SRipan Deuri 
559e8a1e49cSPavankumar Nandeshwar static inline
560dd33e179SRipan Deuri u16 ath12k_hal_rx_desc_get_msdu_len_qcn9274(struct hal_rx_desc *desc)
5614ae34800SRipan Deuri {
5624ae34800SRipan Deuri 	return le32_get_bits(desc->u.qcn9274_compact.msdu_end.info10,
5634ae34800SRipan Deuri 			     RX_MSDU_END_INFO10_MSDU_LENGTH);
5644ae34800SRipan Deuri }
5654ae34800SRipan Deuri 
566e8a1e49cSPavankumar Nandeshwar static inline
567dd33e179SRipan Deuri u8 ath12k_hal_rx_desc_get_msdu_sgi_qcn9274(struct hal_rx_desc *desc)
5684ae34800SRipan Deuri {
5694ae34800SRipan Deuri 	return le32_get_bits(desc->u.qcn9274_compact.msdu_end.info12,
5704ae34800SRipan Deuri 			     RX_MSDU_END_INFO12_SGI);
5714ae34800SRipan Deuri }
5724ae34800SRipan Deuri 
573e8a1e49cSPavankumar Nandeshwar static inline
574dd33e179SRipan Deuri u8 ath12k_hal_rx_desc_get_msdu_rate_mcs_qcn9274(struct hal_rx_desc *desc)
5754ae34800SRipan Deuri {
5764ae34800SRipan Deuri 	return le32_get_bits(desc->u.qcn9274_compact.msdu_end.info12,
5774ae34800SRipan Deuri 			     RX_MSDU_END_INFO12_RATE_MCS);
5784ae34800SRipan Deuri }
5794ae34800SRipan Deuri 
580e8a1e49cSPavankumar Nandeshwar static inline
581dd33e179SRipan Deuri u8 ath12k_hal_rx_desc_get_msdu_rx_bw_qcn9274(struct hal_rx_desc *desc)
5824ae34800SRipan Deuri {
5834ae34800SRipan Deuri 	return le32_get_bits(desc->u.qcn9274_compact.msdu_end.info12,
5844ae34800SRipan Deuri 			     RX_MSDU_END_INFO12_RECV_BW);
5854ae34800SRipan Deuri }
5864ae34800SRipan Deuri 
587e8a1e49cSPavankumar Nandeshwar static inline
588dd33e179SRipan Deuri u32 ath12k_hal_rx_desc_get_msdu_freq_qcn9274(struct hal_rx_desc *desc)
5894ae34800SRipan Deuri {
5904ae34800SRipan Deuri 	return __le32_to_cpu(desc->u.qcn9274_compact.msdu_end.phy_meta_data);
5914ae34800SRipan Deuri }
5924ae34800SRipan Deuri 
593e8a1e49cSPavankumar Nandeshwar static inline
594dd33e179SRipan Deuri u8 ath12k_hal_rx_desc_get_msdu_pkt_type_qcn9274(struct hal_rx_desc *desc)
5954ae34800SRipan Deuri {
5964ae34800SRipan Deuri 	return le32_get_bits(desc->u.qcn9274_compact.msdu_end.info12,
5974ae34800SRipan Deuri 			     RX_MSDU_END_INFO12_PKT_TYPE);
5984ae34800SRipan Deuri }
5994ae34800SRipan Deuri 
600e8a1e49cSPavankumar Nandeshwar static inline
601dd33e179SRipan Deuri u8 ath12k_hal_rx_desc_get_msdu_nss_qcn9274(struct hal_rx_desc *desc)
6024ae34800SRipan Deuri {
6034ae34800SRipan Deuri 	return le32_get_bits(desc->u.qcn9274_compact.msdu_end.info12,
6044ae34800SRipan Deuri 			     RX_MSDU_END_INFO12_MIMO_SS_BITMAP);
6054ae34800SRipan Deuri }
6064ae34800SRipan Deuri 
607e8a1e49cSPavankumar Nandeshwar static inline
608dd33e179SRipan Deuri u8 ath12k_hal_rx_desc_get_mpdu_tid_qcn9274(struct hal_rx_desc *desc)
6094ae34800SRipan Deuri {
6104ae34800SRipan Deuri 	return le16_get_bits(desc->u.qcn9274_compact.msdu_end.info5,
6114ae34800SRipan Deuri 			     RX_MSDU_END_INFO5_TID);
6124ae34800SRipan Deuri }
6134ae34800SRipan Deuri 
614e8a1e49cSPavankumar Nandeshwar static inline
615dd33e179SRipan Deuri u16 ath12k_hal_rx_desc_get_mpdu_peer_id_qcn9274(struct hal_rx_desc *desc)
6164ae34800SRipan Deuri {
6174ae34800SRipan Deuri 	return __le16_to_cpu(desc->u.qcn9274_compact.mpdu_start.sw_peer_id);
6184ae34800SRipan Deuri }
6194ae34800SRipan Deuri 
620dd33e179SRipan Deuri void ath12k_hal_rx_desc_copy_end_tlv_qcn9274(struct hal_rx_desc *fdesc,
6214ae34800SRipan Deuri 					     struct hal_rx_desc *ldesc)
6224ae34800SRipan Deuri {
6234ae34800SRipan Deuri 	fdesc->u.qcn9274_compact.msdu_end = ldesc->u.qcn9274_compact.msdu_end;
6244ae34800SRipan Deuri }
6254ae34800SRipan Deuri 
626dd33e179SRipan Deuri u32 ath12k_hal_rx_desc_get_mpdu_ppdu_id_qcn9274(struct hal_rx_desc *desc)
6274ae34800SRipan Deuri {
6284ae34800SRipan Deuri 	return __le16_to_cpu(desc->u.qcn9274_compact.mpdu_start.phy_ppdu_id);
6294ae34800SRipan Deuri }
6304ae34800SRipan Deuri 
631dd33e179SRipan Deuri void ath12k_hal_rx_desc_set_msdu_len_qcn9274(struct hal_rx_desc *desc, u16 len)
6324ae34800SRipan Deuri {
6334ae34800SRipan Deuri 	u32 info = __le32_to_cpu(desc->u.qcn9274_compact.msdu_end.info10);
6344ae34800SRipan Deuri 
6354ae34800SRipan Deuri 	info = u32_replace_bits(info, len, RX_MSDU_END_INFO10_MSDU_LENGTH);
6364ae34800SRipan Deuri 	desc->u.qcn9274_compact.msdu_end.info10 = __cpu_to_le32(info);
6374ae34800SRipan Deuri }
6384ae34800SRipan Deuri 
639dd33e179SRipan Deuri u8 *ath12k_hal_rx_desc_get_msdu_payload_qcn9274(struct hal_rx_desc *desc)
6404ae34800SRipan Deuri {
6414ae34800SRipan Deuri 	return &desc->u.qcn9274_compact.msdu_payload[0];
6424ae34800SRipan Deuri }
6434ae34800SRipan Deuri 
644dd33e179SRipan Deuri u32 ath12k_hal_rx_desc_get_mpdu_start_offset_qcn9274(void)
6454ae34800SRipan Deuri {
6464ae34800SRipan Deuri 	return offsetof(struct hal_rx_desc_qcn9274_compact, mpdu_start);
6474ae34800SRipan Deuri }
6484ae34800SRipan Deuri 
649dd33e179SRipan Deuri u32 ath12k_hal_rx_desc_get_msdu_end_offset_qcn9274(void)
6504ae34800SRipan Deuri {
6514ae34800SRipan Deuri 	return offsetof(struct hal_rx_desc_qcn9274_compact, msdu_end);
6524ae34800SRipan Deuri }
6534ae34800SRipan Deuri 
654e8a1e49cSPavankumar Nandeshwar static inline
655dd33e179SRipan Deuri bool ath12k_hal_rx_desc_mac_addr2_valid_qcn9274(struct hal_rx_desc *desc)
6564ae34800SRipan Deuri {
6574ae34800SRipan Deuri 	return __le32_to_cpu(desc->u.qcn9274_compact.mpdu_start.info4) &
6584ae34800SRipan Deuri 			     RX_MPDU_START_INFO4_MAC_ADDR2_VALID;
6594ae34800SRipan Deuri }
6604ae34800SRipan Deuri 
661e8a1e49cSPavankumar Nandeshwar static inline
662dd33e179SRipan Deuri u8 *ath12k_hal_rx_desc_mpdu_start_addr2_qcn9274(struct hal_rx_desc *desc)
6634ae34800SRipan Deuri {
6644ae34800SRipan Deuri 	return desc->u.qcn9274_compact.mpdu_start.addr2;
6654ae34800SRipan Deuri }
6664ae34800SRipan Deuri 
667e8a1e49cSPavankumar Nandeshwar static inline
668dd33e179SRipan Deuri bool ath12k_hal_rx_desc_is_da_mcbc_qcn9274(struct hal_rx_desc *desc)
6694ae34800SRipan Deuri {
6704ae34800SRipan Deuri 	return __le16_to_cpu(desc->u.qcn9274_compact.msdu_end.info5) &
6714ae34800SRipan Deuri 	       RX_MSDU_END_INFO5_DA_IS_MCBC;
6724ae34800SRipan Deuri }
6734ae34800SRipan Deuri 
674e8a1e49cSPavankumar Nandeshwar static inline
675dd33e179SRipan Deuri bool ath12k_hal_rx_h_msdu_done_qcn9274(struct hal_rx_desc *desc)
6764ae34800SRipan Deuri {
6774ae34800SRipan Deuri 	return !!le32_get_bits(desc->u.qcn9274_compact.msdu_end.info14,
6784ae34800SRipan Deuri 			       RX_MSDU_END_INFO14_MSDU_DONE);
6794ae34800SRipan Deuri }
6804ae34800SRipan Deuri 
681e8a1e49cSPavankumar Nandeshwar static inline
682dd33e179SRipan Deuri bool ath12k_hal_rx_h_l4_cksum_fail_qcn9274(struct hal_rx_desc *desc)
6834ae34800SRipan Deuri {
6844ae34800SRipan Deuri 	return !!le32_get_bits(desc->u.qcn9274_compact.msdu_end.info13,
6854ae34800SRipan Deuri 			       RX_MSDU_END_INFO13_TCP_UDP_CKSUM_FAIL);
6864ae34800SRipan Deuri }
6874ae34800SRipan Deuri 
688e8a1e49cSPavankumar Nandeshwar static inline
689dd33e179SRipan Deuri bool ath12k_hal_rx_h_ip_cksum_fail_qcn9274(struct hal_rx_desc *desc)
6904ae34800SRipan Deuri {
6914ae34800SRipan Deuri 	return !!le32_get_bits(desc->u.qcn9274_compact.msdu_end.info13,
6924ae34800SRipan Deuri 			       RX_MSDU_END_INFO13_IP_CKSUM_FAIL);
6934ae34800SRipan Deuri }
6944ae34800SRipan Deuri 
695e8a1e49cSPavankumar Nandeshwar static inline
696dd33e179SRipan Deuri bool ath12k_hal_rx_h_is_decrypted_qcn9274(struct hal_rx_desc *desc)
6974ae34800SRipan Deuri {
6984ae34800SRipan Deuri 	return (le32_get_bits(desc->u.qcn9274_compact.msdu_end.info14,
6994ae34800SRipan Deuri 			      RX_MSDU_END_INFO14_DECRYPT_STATUS_CODE) ==
7004ae34800SRipan Deuri 			RX_DESC_DECRYPT_STATUS_CODE_OK);
7014ae34800SRipan Deuri }
7024ae34800SRipan Deuri 
703dd33e179SRipan Deuri u32 ath12k_hal_get_rx_desc_size_qcn9274(void)
7044ae34800SRipan Deuri {
7054ae34800SRipan Deuri 	return sizeof(struct hal_rx_desc_qcn9274_compact);
7064ae34800SRipan Deuri }
7074ae34800SRipan Deuri 
708dd33e179SRipan Deuri u8 ath12k_hal_rx_desc_get_msdu_src_link_qcn9274(struct hal_rx_desc *desc)
7094ae34800SRipan Deuri {
7104ae34800SRipan Deuri 	return le64_get_bits(desc->u.qcn9274_compact.msdu_end.msdu_end_tag,
7114ae34800SRipan Deuri 			     RX_MSDU_END_64_TLV_SRC_LINK_ID);
7124ae34800SRipan Deuri }
7134ae34800SRipan Deuri 
714dd33e179SRipan Deuri u16 ath12k_hal_rx_mpdu_start_wmask_get_qcn9274(void)
7154ae34800SRipan Deuri {
7164ae34800SRipan Deuri 	return QCN9274_MPDU_START_WMASK;
7174ae34800SRipan Deuri }
7184ae34800SRipan Deuri 
719dd33e179SRipan Deuri u32 ath12k_hal_rx_msdu_end_wmask_get_qcn9274(void)
7204ae34800SRipan Deuri {
7214ae34800SRipan Deuri 	return QCN9274_MSDU_END_WMASK;
7224ae34800SRipan Deuri }
7234ae34800SRipan Deuri 
724e8a1e49cSPavankumar Nandeshwar static u32 ath12k_hal_rx_h_mpdu_err_qcn9274(struct hal_rx_desc *desc)
7254ae34800SRipan Deuri {
7264ae34800SRipan Deuri 	u32 info = __le32_to_cpu(desc->u.qcn9274_compact.msdu_end.info13);
7274ae34800SRipan Deuri 	u32 errmap = 0;
7284ae34800SRipan Deuri 
7294ae34800SRipan Deuri 	if (info & RX_MSDU_END_INFO13_FCS_ERR)
7304ae34800SRipan Deuri 		errmap |= HAL_RX_MPDU_ERR_FCS;
7314ae34800SRipan Deuri 
7324ae34800SRipan Deuri 	if (info & RX_MSDU_END_INFO13_DECRYPT_ERR)
7334ae34800SRipan Deuri 		errmap |= HAL_RX_MPDU_ERR_DECRYPT;
7344ae34800SRipan Deuri 
7354ae34800SRipan Deuri 	if (info & RX_MSDU_END_INFO13_TKIP_MIC_ERR)
7364ae34800SRipan Deuri 		errmap |= HAL_RX_MPDU_ERR_TKIP_MIC;
7374ae34800SRipan Deuri 
7384ae34800SRipan Deuri 	if (info & RX_MSDU_END_INFO13_A_MSDU_ERROR)
7394ae34800SRipan Deuri 		errmap |= HAL_RX_MPDU_ERR_AMSDU_ERR;
7404ae34800SRipan Deuri 
7414ae34800SRipan Deuri 	if (info & RX_MSDU_END_INFO13_OVERFLOW_ERR)
7424ae34800SRipan Deuri 		errmap |= HAL_RX_MPDU_ERR_OVERFLOW;
7434ae34800SRipan Deuri 
7444ae34800SRipan Deuri 	if (info & RX_MSDU_END_INFO13_MSDU_LEN_ERR)
7454ae34800SRipan Deuri 		errmap |= HAL_RX_MPDU_ERR_MSDU_LEN;
7464ae34800SRipan Deuri 
7474ae34800SRipan Deuri 	if (info & RX_MSDU_END_INFO13_MPDU_LEN_ERR)
7484ae34800SRipan Deuri 		errmap |= HAL_RX_MPDU_ERR_MPDU_LEN;
7494ae34800SRipan Deuri 
7504ae34800SRipan Deuri 	return errmap;
7514ae34800SRipan Deuri }
7524ae34800SRipan Deuri 
753dd33e179SRipan Deuri void ath12k_hal_rx_desc_get_crypto_hdr_qcn9274(struct hal_rx_desc *desc,
7544ae34800SRipan Deuri 					       u8 *crypto_hdr,
7554ae34800SRipan Deuri 					       enum hal_encrypt_type enctype)
7564ae34800SRipan Deuri {
7574ae34800SRipan Deuri 	unsigned int key_id;
7584ae34800SRipan Deuri 
7594ae34800SRipan Deuri 	switch (enctype) {
7604ae34800SRipan Deuri 	case HAL_ENCRYPT_TYPE_OPEN:
7614ae34800SRipan Deuri 		return;
7624ae34800SRipan Deuri 	case HAL_ENCRYPT_TYPE_TKIP_NO_MIC:
7634ae34800SRipan Deuri 	case HAL_ENCRYPT_TYPE_TKIP_MIC:
7644ae34800SRipan Deuri 		crypto_hdr[0] =
7654ae34800SRipan Deuri 		HAL_RX_MPDU_INFO_PN_GET_BYTE2(desc->u.qcn9274_compact.mpdu_start.pn[0]);
7664ae34800SRipan Deuri 		crypto_hdr[1] = 0;
7674ae34800SRipan Deuri 		crypto_hdr[2] =
7684ae34800SRipan Deuri 		HAL_RX_MPDU_INFO_PN_GET_BYTE1(desc->u.qcn9274_compact.mpdu_start.pn[0]);
7694ae34800SRipan Deuri 		break;
7704ae34800SRipan Deuri 	case HAL_ENCRYPT_TYPE_CCMP_128:
7714ae34800SRipan Deuri 	case HAL_ENCRYPT_TYPE_CCMP_256:
7724ae34800SRipan Deuri 	case HAL_ENCRYPT_TYPE_GCMP_128:
7734ae34800SRipan Deuri 	case HAL_ENCRYPT_TYPE_AES_GCMP_256:
7744ae34800SRipan Deuri 		crypto_hdr[0] =
7754ae34800SRipan Deuri 		HAL_RX_MPDU_INFO_PN_GET_BYTE1(desc->u.qcn9274_compact.mpdu_start.pn[0]);
7764ae34800SRipan Deuri 		crypto_hdr[1] =
7774ae34800SRipan Deuri 		HAL_RX_MPDU_INFO_PN_GET_BYTE2(desc->u.qcn9274_compact.mpdu_start.pn[0]);
7784ae34800SRipan Deuri 		crypto_hdr[2] = 0;
7794ae34800SRipan Deuri 		break;
7804ae34800SRipan Deuri 	case HAL_ENCRYPT_TYPE_WEP_40:
7814ae34800SRipan Deuri 	case HAL_ENCRYPT_TYPE_WEP_104:
7824ae34800SRipan Deuri 	case HAL_ENCRYPT_TYPE_WEP_128:
7834ae34800SRipan Deuri 	case HAL_ENCRYPT_TYPE_WAPI_GCM_SM4:
7844ae34800SRipan Deuri 	case HAL_ENCRYPT_TYPE_WAPI:
7854ae34800SRipan Deuri 		return;
7864ae34800SRipan Deuri 	}
7874ae34800SRipan Deuri 	key_id = le32_get_bits(desc->u.qcn9274_compact.mpdu_start.info5,
7884ae34800SRipan Deuri 			       RX_MPDU_START_INFO5_KEY_ID);
7894ae34800SRipan Deuri 	crypto_hdr[3] = 0x20 | (key_id << 6);
7904ae34800SRipan Deuri 	crypto_hdr[4] =
7914ae34800SRipan Deuri 		HAL_RX_MPDU_INFO_PN_GET_BYTE3(desc->u.qcn9274_compact.mpdu_start.pn[0]);
7924ae34800SRipan Deuri 	crypto_hdr[5] =
7934ae34800SRipan Deuri 		HAL_RX_MPDU_INFO_PN_GET_BYTE4(desc->u.qcn9274_compact.mpdu_start.pn[0]);
7944ae34800SRipan Deuri 	crypto_hdr[6] =
7954ae34800SRipan Deuri 		HAL_RX_MPDU_INFO_PN_GET_BYTE1(desc->u.qcn9274_compact.mpdu_start.pn[1]);
7964ae34800SRipan Deuri 	crypto_hdr[7] =
7974ae34800SRipan Deuri 		HAL_RX_MPDU_INFO_PN_GET_BYTE2(desc->u.qcn9274_compact.mpdu_start.pn[1]);
7984ae34800SRipan Deuri }
7994ae34800SRipan Deuri 
800dd33e179SRipan Deuri void ath12k_hal_rx_desc_get_dot11_hdr_qcn9274(struct hal_rx_desc *desc,
8014ae34800SRipan Deuri 					      struct ieee80211_hdr *hdr)
8024ae34800SRipan Deuri {
8034ae34800SRipan Deuri 	hdr->frame_control = desc->u.qcn9274_compact.mpdu_start.frame_ctrl;
8044ae34800SRipan Deuri 	hdr->duration_id = desc->u.qcn9274_compact.mpdu_start.duration;
8054ae34800SRipan Deuri 	ether_addr_copy(hdr->addr1, desc->u.qcn9274_compact.mpdu_start.addr1);
8064ae34800SRipan Deuri 	ether_addr_copy(hdr->addr2, desc->u.qcn9274_compact.mpdu_start.addr2);
8074ae34800SRipan Deuri 	ether_addr_copy(hdr->addr3, desc->u.qcn9274_compact.mpdu_start.addr3);
8084ae34800SRipan Deuri 	if (__le32_to_cpu(desc->u.qcn9274_compact.mpdu_start.info4) &
8094ae34800SRipan Deuri 			RX_MPDU_START_INFO4_MAC_ADDR4_VALID) {
8104ae34800SRipan Deuri 		ether_addr_copy(hdr->addr4, desc->u.qcn9274_compact.mpdu_start.addr4);
8114ae34800SRipan Deuri 	}
8124ae34800SRipan Deuri 	hdr->seq_ctrl = desc->u.qcn9274_compact.mpdu_start.seq_ctrl;
8134ae34800SRipan Deuri }
814e8a1e49cSPavankumar Nandeshwar 
815e8a1e49cSPavankumar Nandeshwar void ath12k_hal_extract_rx_desc_data_qcn9274(struct hal_rx_desc_data *rx_desc_data,
816e8a1e49cSPavankumar Nandeshwar 					     struct hal_rx_desc *rx_desc,
817e8a1e49cSPavankumar Nandeshwar 					     struct hal_rx_desc *ldesc)
818e8a1e49cSPavankumar Nandeshwar {
819e8a1e49cSPavankumar Nandeshwar 	rx_desc_data->is_first_msdu = ath12k_hal_rx_desc_get_first_msdu_qcn9274(ldesc);
820e8a1e49cSPavankumar Nandeshwar 	rx_desc_data->is_last_msdu = ath12k_hal_rx_desc_get_last_msdu_qcn9274(ldesc);
821e8a1e49cSPavankumar Nandeshwar 	rx_desc_data->l3_pad_bytes = ath12k_hal_rx_desc_get_l3_pad_bytes_qcn9274(ldesc);
822e8a1e49cSPavankumar Nandeshwar 	rx_desc_data->enctype = ath12k_hal_rx_desc_get_encrypt_type_qcn9274(rx_desc);
823e8a1e49cSPavankumar Nandeshwar 	rx_desc_data->decap_type = ath12k_hal_rx_desc_get_decap_type_qcn9274(rx_desc);
824e8a1e49cSPavankumar Nandeshwar 	rx_desc_data->mesh_ctrl_present =
825e8a1e49cSPavankumar Nandeshwar 		ath12k_hal_rx_desc_get_mesh_ctl_qcn9274(rx_desc);
826e8a1e49cSPavankumar Nandeshwar 	rx_desc_data->seq_ctl_valid =
827e8a1e49cSPavankumar Nandeshwar 		ath12k_hal_rx_desc_get_mpdu_seq_ctl_vld_qcn9274(rx_desc);
828e8a1e49cSPavankumar Nandeshwar 	rx_desc_data->fc_valid = ath12k_hal_rx_desc_get_mpdu_fc_valid_qcn9274(rx_desc);
829e8a1e49cSPavankumar Nandeshwar 	rx_desc_data->seq_no = ath12k_hal_rx_desc_get_mpdu_start_seq_no_qcn9274(rx_desc);
830e8a1e49cSPavankumar Nandeshwar 	rx_desc_data->msdu_len = ath12k_hal_rx_desc_get_msdu_len_qcn9274(ldesc);
831e8a1e49cSPavankumar Nandeshwar 	rx_desc_data->sgi = ath12k_hal_rx_desc_get_msdu_sgi_qcn9274(rx_desc);
832e8a1e49cSPavankumar Nandeshwar 	rx_desc_data->rate_mcs = ath12k_hal_rx_desc_get_msdu_rate_mcs_qcn9274(rx_desc);
833e8a1e49cSPavankumar Nandeshwar 	rx_desc_data->bw = ath12k_hal_rx_desc_get_msdu_rx_bw_qcn9274(rx_desc);
834e8a1e49cSPavankumar Nandeshwar 	rx_desc_data->phy_meta_data = ath12k_hal_rx_desc_get_msdu_freq_qcn9274(rx_desc);
835e8a1e49cSPavankumar Nandeshwar 	rx_desc_data->pkt_type = ath12k_hal_rx_desc_get_msdu_pkt_type_qcn9274(rx_desc);
836e8a1e49cSPavankumar Nandeshwar 	rx_desc_data->nss = hweight8(ath12k_hal_rx_desc_get_msdu_nss_qcn9274(rx_desc));
837e8a1e49cSPavankumar Nandeshwar 	rx_desc_data->tid = ath12k_hal_rx_desc_get_mpdu_tid_qcn9274(rx_desc);
838e8a1e49cSPavankumar Nandeshwar 	rx_desc_data->peer_id = ath12k_hal_rx_desc_get_mpdu_peer_id_qcn9274(rx_desc);
839e8a1e49cSPavankumar Nandeshwar 	rx_desc_data->addr2_present = ath12k_hal_rx_desc_mac_addr2_valid_qcn9274(rx_desc);
840e8a1e49cSPavankumar Nandeshwar 	rx_desc_data->addr2 = ath12k_hal_rx_desc_mpdu_start_addr2_qcn9274(rx_desc);
841e8a1e49cSPavankumar Nandeshwar 	rx_desc_data->is_mcbc = ath12k_hal_rx_desc_is_da_mcbc_qcn9274(rx_desc);
842e8a1e49cSPavankumar Nandeshwar 	rx_desc_data->msdu_done = ath12k_hal_rx_h_msdu_done_qcn9274(ldesc);
843e8a1e49cSPavankumar Nandeshwar 	rx_desc_data->l4_csum_fail = ath12k_hal_rx_h_l4_cksum_fail_qcn9274(rx_desc);
844e8a1e49cSPavankumar Nandeshwar 	rx_desc_data->ip_csum_fail = ath12k_hal_rx_h_ip_cksum_fail_qcn9274(rx_desc);
845e8a1e49cSPavankumar Nandeshwar 	rx_desc_data->is_decrypted = ath12k_hal_rx_h_is_decrypted_qcn9274(rx_desc);
846e8a1e49cSPavankumar Nandeshwar 	rx_desc_data->err_bitmap = ath12k_hal_rx_h_mpdu_err_qcn9274(rx_desc);
847e8a1e49cSPavankumar Nandeshwar }
848c0600b35SPavankumar Nandeshwar 
849492dea18SPavankumar Nandeshwar const struct ath12k_hw_hal_params ath12k_hw_hal_params_qcn9274 = {
850492dea18SPavankumar Nandeshwar 	.rx_buf_rbm = HAL_RX_BUF_RBM_SW3_BM,
851492dea18SPavankumar Nandeshwar 	.wbm2sw_cc_enable = HAL_WBM_SW_COOKIE_CONV_CFG_WBM2SW0_EN |
852492dea18SPavankumar Nandeshwar 			    HAL_WBM_SW_COOKIE_CONV_CFG_WBM2SW1_EN |
853492dea18SPavankumar Nandeshwar 			    HAL_WBM_SW_COOKIE_CONV_CFG_WBM2SW2_EN |
854492dea18SPavankumar Nandeshwar 			    HAL_WBM_SW_COOKIE_CONV_CFG_WBM2SW3_EN |
855492dea18SPavankumar Nandeshwar 			    HAL_WBM_SW_COOKIE_CONV_CFG_WBM2SW4_EN,
856492dea18SPavankumar Nandeshwar };
857492dea18SPavankumar Nandeshwar 
858492dea18SPavankumar Nandeshwar const struct ath12k_hw_hal_params ath12k_hw_hal_params_ipq5332 = {
859492dea18SPavankumar Nandeshwar 	.rx_buf_rbm = HAL_RX_BUF_RBM_SW3_BM,
860492dea18SPavankumar Nandeshwar 	.wbm2sw_cc_enable = HAL_WBM_SW_COOKIE_CONV_CFG_WBM2SW0_EN |
861492dea18SPavankumar Nandeshwar 			    HAL_WBM_SW_COOKIE_CONV_CFG_WBM2SW1_EN |
862492dea18SPavankumar Nandeshwar 			    HAL_WBM_SW_COOKIE_CONV_CFG_WBM2SW2_EN |
863492dea18SPavankumar Nandeshwar 			    HAL_WBM_SW_COOKIE_CONV_CFG_WBM2SW3_EN |
864492dea18SPavankumar Nandeshwar 			    HAL_WBM_SW_COOKIE_CONV_CFG_WBM2SW4_EN,
865492dea18SPavankumar Nandeshwar };
866492dea18SPavankumar Nandeshwar 
867b3821366SPavankumar Nandeshwar static int ath12k_hal_srng_create_config_qcn9274(struct ath12k_hal *hal)
868c0600b35SPavankumar Nandeshwar {
869c0600b35SPavankumar Nandeshwar 	struct hal_srng_config *s;
870c0600b35SPavankumar Nandeshwar 
871c0600b35SPavankumar Nandeshwar 	hal->srng_config = kmemdup(hw_srng_config_template,
872c0600b35SPavankumar Nandeshwar 				   sizeof(hw_srng_config_template),
873c0600b35SPavankumar Nandeshwar 				   GFP_KERNEL);
874c0600b35SPavankumar Nandeshwar 	if (!hal->srng_config)
875c0600b35SPavankumar Nandeshwar 		return -ENOMEM;
876c0600b35SPavankumar Nandeshwar 
877c0600b35SPavankumar Nandeshwar 	s = &hal->srng_config[HAL_REO_DST];
878b3821366SPavankumar Nandeshwar 	s->reg_start[0] = HAL_SEQ_WCSS_UMAC_REO_REG + HAL_REO1_RING_BASE_LSB(hal);
879c0600b35SPavankumar Nandeshwar 	s->reg_start[1] = HAL_SEQ_WCSS_UMAC_REO_REG + HAL_REO1_RING_HP;
880b3821366SPavankumar Nandeshwar 	s->reg_size[0] = HAL_REO2_RING_BASE_LSB(hal) - HAL_REO1_RING_BASE_LSB(hal);
881c0600b35SPavankumar Nandeshwar 	s->reg_size[1] = HAL_REO2_RING_HP - HAL_REO1_RING_HP;
882c0600b35SPavankumar Nandeshwar 
883c0600b35SPavankumar Nandeshwar 	s = &hal->srng_config[HAL_REO_EXCEPTION];
884b3821366SPavankumar Nandeshwar 	s->reg_start[0] = HAL_SEQ_WCSS_UMAC_REO_REG + HAL_REO_SW0_RING_BASE_LSB(hal);
885c0600b35SPavankumar Nandeshwar 	s->reg_start[1] = HAL_SEQ_WCSS_UMAC_REO_REG + HAL_REO_SW0_RING_HP;
886c0600b35SPavankumar Nandeshwar 
887c0600b35SPavankumar Nandeshwar 	s = &hal->srng_config[HAL_REO_REINJECT];
888b3821366SPavankumar Nandeshwar 	s->reg_start[0] = HAL_SEQ_WCSS_UMAC_REO_REG + HAL_SW2REO_RING_BASE_LSB(hal);
889c0600b35SPavankumar Nandeshwar 	s->reg_start[1] = HAL_SEQ_WCSS_UMAC_REO_REG + HAL_SW2REO_RING_HP;
890b3821366SPavankumar Nandeshwar 	s->reg_size[0] = HAL_SW2REO1_RING_BASE_LSB(hal) - HAL_SW2REO_RING_BASE_LSB(hal);
891c0600b35SPavankumar Nandeshwar 	s->reg_size[1] = HAL_SW2REO1_RING_HP - HAL_SW2REO_RING_HP;
892c0600b35SPavankumar Nandeshwar 
893c0600b35SPavankumar Nandeshwar 	s = &hal->srng_config[HAL_REO_CMD];
894b3821366SPavankumar Nandeshwar 	s->reg_start[0] = HAL_SEQ_WCSS_UMAC_REO_REG + HAL_REO_CMD_RING_BASE_LSB(hal);
895c0600b35SPavankumar Nandeshwar 	s->reg_start[1] = HAL_SEQ_WCSS_UMAC_REO_REG + HAL_REO_CMD_HP;
896c0600b35SPavankumar Nandeshwar 
897c0600b35SPavankumar Nandeshwar 	s = &hal->srng_config[HAL_REO_STATUS];
898b3821366SPavankumar Nandeshwar 	s->reg_start[0] = HAL_SEQ_WCSS_UMAC_REO_REG + HAL_REO_STATUS_RING_BASE_LSB(hal);
899c0600b35SPavankumar Nandeshwar 	s->reg_start[1] = HAL_SEQ_WCSS_UMAC_REO_REG + HAL_REO_STATUS_HP;
900c0600b35SPavankumar Nandeshwar 
901c0600b35SPavankumar Nandeshwar 	s = &hal->srng_config[HAL_TCL_DATA];
902b3821366SPavankumar Nandeshwar 	s->reg_start[0] = HAL_SEQ_WCSS_UMAC_TCL_REG + HAL_TCL1_RING_BASE_LSB(hal);
903c0600b35SPavankumar Nandeshwar 	s->reg_start[1] = HAL_SEQ_WCSS_UMAC_TCL_REG + HAL_TCL1_RING_HP;
904b3821366SPavankumar Nandeshwar 	s->reg_size[0] = HAL_TCL2_RING_BASE_LSB(hal) - HAL_TCL1_RING_BASE_LSB(hal);
905c0600b35SPavankumar Nandeshwar 	s->reg_size[1] = HAL_TCL2_RING_HP - HAL_TCL1_RING_HP;
906c0600b35SPavankumar Nandeshwar 
907c0600b35SPavankumar Nandeshwar 	s = &hal->srng_config[HAL_TCL_CMD];
908b3821366SPavankumar Nandeshwar 	s->reg_start[0] = HAL_SEQ_WCSS_UMAC_TCL_REG + HAL_TCL_RING_BASE_LSB(hal);
909c0600b35SPavankumar Nandeshwar 	s->reg_start[1] = HAL_SEQ_WCSS_UMAC_TCL_REG + HAL_TCL_RING_HP;
910c0600b35SPavankumar Nandeshwar 
911c0600b35SPavankumar Nandeshwar 	s = &hal->srng_config[HAL_TCL_STATUS];
912b3821366SPavankumar Nandeshwar 	s->reg_start[0] = HAL_SEQ_WCSS_UMAC_TCL_REG + HAL_TCL_STATUS_RING_BASE_LSB(hal);
913c0600b35SPavankumar Nandeshwar 	s->reg_start[1] = HAL_SEQ_WCSS_UMAC_TCL_REG + HAL_TCL_STATUS_RING_HP;
914c0600b35SPavankumar Nandeshwar 
915c0600b35SPavankumar Nandeshwar 	s = &hal->srng_config[HAL_CE_SRC];
916b3821366SPavankumar Nandeshwar 	s->reg_start[0] = HAL_SEQ_WCSS_UMAC_CE0_SRC_REG(hal) + HAL_CE_DST_RING_BASE_LSB;
917b3821366SPavankumar Nandeshwar 	s->reg_start[1] = HAL_SEQ_WCSS_UMAC_CE0_SRC_REG(hal) + HAL_CE_DST_RING_HP;
918b3821366SPavankumar Nandeshwar 	s->reg_size[0] = HAL_SEQ_WCSS_UMAC_CE1_SRC_REG(hal) -
919b3821366SPavankumar Nandeshwar 		HAL_SEQ_WCSS_UMAC_CE0_SRC_REG(hal);
920b3821366SPavankumar Nandeshwar 	s->reg_size[1] = HAL_SEQ_WCSS_UMAC_CE1_SRC_REG(hal) -
921b3821366SPavankumar Nandeshwar 		HAL_SEQ_WCSS_UMAC_CE0_SRC_REG(hal);
922c0600b35SPavankumar Nandeshwar 
923c0600b35SPavankumar Nandeshwar 	s = &hal->srng_config[HAL_CE_DST];
924b3821366SPavankumar Nandeshwar 	s->reg_start[0] = HAL_SEQ_WCSS_UMAC_CE0_DST_REG(hal) + HAL_CE_DST_RING_BASE_LSB;
925b3821366SPavankumar Nandeshwar 	s->reg_start[1] = HAL_SEQ_WCSS_UMAC_CE0_DST_REG(hal) + HAL_CE_DST_RING_HP;
926b3821366SPavankumar Nandeshwar 	s->reg_size[0] = HAL_SEQ_WCSS_UMAC_CE1_DST_REG(hal) -
927b3821366SPavankumar Nandeshwar 		HAL_SEQ_WCSS_UMAC_CE0_DST_REG(hal);
928b3821366SPavankumar Nandeshwar 	s->reg_size[1] = HAL_SEQ_WCSS_UMAC_CE1_DST_REG(hal) -
929b3821366SPavankumar Nandeshwar 		HAL_SEQ_WCSS_UMAC_CE0_DST_REG(hal);
930c0600b35SPavankumar Nandeshwar 
931c0600b35SPavankumar Nandeshwar 	s = &hal->srng_config[HAL_CE_DST_STATUS];
932b3821366SPavankumar Nandeshwar 	s->reg_start[0] = HAL_SEQ_WCSS_UMAC_CE0_DST_REG(hal) +
933c0600b35SPavankumar Nandeshwar 		HAL_CE_DST_STATUS_RING_BASE_LSB;
934b3821366SPavankumar Nandeshwar 	s->reg_start[1] = HAL_SEQ_WCSS_UMAC_CE0_DST_REG(hal) + HAL_CE_DST_STATUS_RING_HP;
935b3821366SPavankumar Nandeshwar 	s->reg_size[0] = HAL_SEQ_WCSS_UMAC_CE1_DST_REG(hal) -
936b3821366SPavankumar Nandeshwar 		HAL_SEQ_WCSS_UMAC_CE0_DST_REG(hal);
937b3821366SPavankumar Nandeshwar 	s->reg_size[1] = HAL_SEQ_WCSS_UMAC_CE1_DST_REG(hal) -
938b3821366SPavankumar Nandeshwar 		HAL_SEQ_WCSS_UMAC_CE0_DST_REG(hal);
939c0600b35SPavankumar Nandeshwar 
940c0600b35SPavankumar Nandeshwar 	s = &hal->srng_config[HAL_WBM_IDLE_LINK];
941b3821366SPavankumar Nandeshwar 	s->reg_start[0] =
942b3821366SPavankumar Nandeshwar 		HAL_SEQ_WCSS_UMAC_WBM_REG + HAL_WBM_IDLE_LINK_RING_BASE_LSB(hal);
943c0600b35SPavankumar Nandeshwar 	s->reg_start[1] = HAL_SEQ_WCSS_UMAC_WBM_REG + HAL_WBM_IDLE_LINK_RING_HP;
944c0600b35SPavankumar Nandeshwar 
945c0600b35SPavankumar Nandeshwar 	s = &hal->srng_config[HAL_SW2WBM_RELEASE];
946c0600b35SPavankumar Nandeshwar 	s->reg_start[0] = HAL_SEQ_WCSS_UMAC_WBM_REG +
947b3821366SPavankumar Nandeshwar 		HAL_WBM_SW_RELEASE_RING_BASE_LSB(hal);
948c0600b35SPavankumar Nandeshwar 	s->reg_start[1] = HAL_SEQ_WCSS_UMAC_WBM_REG + HAL_WBM_SW_RELEASE_RING_HP;
949b3821366SPavankumar Nandeshwar 	s->reg_size[0] = HAL_WBM_SW1_RELEASE_RING_BASE_LSB(hal) -
950b3821366SPavankumar Nandeshwar 			 HAL_WBM_SW_RELEASE_RING_BASE_LSB(hal);
951c0600b35SPavankumar Nandeshwar 	s->reg_size[1] = HAL_WBM_SW1_RELEASE_RING_HP - HAL_WBM_SW_RELEASE_RING_HP;
952c0600b35SPavankumar Nandeshwar 
953c0600b35SPavankumar Nandeshwar 	s = &hal->srng_config[HAL_WBM2SW_RELEASE];
954b3821366SPavankumar Nandeshwar 	s->reg_start[0] = HAL_SEQ_WCSS_UMAC_WBM_REG + HAL_WBM0_RELEASE_RING_BASE_LSB(hal);
955c0600b35SPavankumar Nandeshwar 	s->reg_start[1] = HAL_SEQ_WCSS_UMAC_WBM_REG + HAL_WBM0_RELEASE_RING_HP;
956b3821366SPavankumar Nandeshwar 	s->reg_size[0] = HAL_WBM1_RELEASE_RING_BASE_LSB(hal) -
957b3821366SPavankumar Nandeshwar 		HAL_WBM0_RELEASE_RING_BASE_LSB(hal);
958c0600b35SPavankumar Nandeshwar 	s->reg_size[1] = HAL_WBM1_RELEASE_RING_HP - HAL_WBM0_RELEASE_RING_HP;
959c0600b35SPavankumar Nandeshwar 
960c0600b35SPavankumar Nandeshwar 	/* Some LMAC rings are not accessed from the host:
961c0600b35SPavankumar Nandeshwar 	 * RXDMA_BUG, RXDMA_DST, RXDMA_MONITOR_BUF, RXDMA_MONITOR_STATUS,
962c0600b35SPavankumar Nandeshwar 	 * RXDMA_MONITOR_DST, RXDMA_MONITOR_DESC, RXDMA_DIR_BUF_SRC,
963c0600b35SPavankumar Nandeshwar 	 * RXDMA_RX_MONITOR_BUF, TX_MONITOR_BUF, TX_MONITOR_DST, SW2RXDMA
964c0600b35SPavankumar Nandeshwar 	 */
965c0600b35SPavankumar Nandeshwar 	s = &hal->srng_config[HAL_PPE2TCL];
966c0600b35SPavankumar Nandeshwar 	s->reg_start[0] = HAL_SEQ_WCSS_UMAC_TCL_REG + HAL_TCL_PPE2TCL1_RING_BASE_LSB;
967c0600b35SPavankumar Nandeshwar 	s->reg_start[1] = HAL_SEQ_WCSS_UMAC_TCL_REG + HAL_TCL_PPE2TCL1_RING_HP;
968c0600b35SPavankumar Nandeshwar 
969c0600b35SPavankumar Nandeshwar 	s = &hal->srng_config[HAL_PPE_RELEASE];
970c0600b35SPavankumar Nandeshwar 	s->reg_start[0] = HAL_SEQ_WCSS_UMAC_WBM_REG +
971b3821366SPavankumar Nandeshwar 				HAL_WBM_PPE_RELEASE_RING_BASE_LSB(hal);
972c0600b35SPavankumar Nandeshwar 	s->reg_start[1] = HAL_SEQ_WCSS_UMAC_WBM_REG + HAL_WBM_PPE_RELEASE_RING_HP;
973c0600b35SPavankumar Nandeshwar 
974c0600b35SPavankumar Nandeshwar 	return 0;
975c0600b35SPavankumar Nandeshwar }
976c0600b35SPavankumar Nandeshwar 
9771c1d4b49SPavankumar Nandeshwar const struct ath12k_hal_tcl_to_wbm_rbm_map
9781c1d4b49SPavankumar Nandeshwar ath12k_hal_tcl_to_wbm_rbm_map_qcn9274[DP_TCL_NUM_RING_MAX] = {
9791c1d4b49SPavankumar Nandeshwar 	{
9801c1d4b49SPavankumar Nandeshwar 		.wbm_ring_num = 0,
9811c1d4b49SPavankumar Nandeshwar 		.rbm_id = HAL_RX_BUF_RBM_SW0_BM,
9821c1d4b49SPavankumar Nandeshwar 	},
9831c1d4b49SPavankumar Nandeshwar 	{
9841c1d4b49SPavankumar Nandeshwar 		.wbm_ring_num = 1,
9851c1d4b49SPavankumar Nandeshwar 		.rbm_id = HAL_RX_BUF_RBM_SW1_BM,
9861c1d4b49SPavankumar Nandeshwar 	},
9871c1d4b49SPavankumar Nandeshwar 	{
9881c1d4b49SPavankumar Nandeshwar 		.wbm_ring_num = 2,
9891c1d4b49SPavankumar Nandeshwar 		.rbm_id = HAL_RX_BUF_RBM_SW2_BM,
9901c1d4b49SPavankumar Nandeshwar 	},
9911c1d4b49SPavankumar Nandeshwar 	{
9921c1d4b49SPavankumar Nandeshwar 		.wbm_ring_num = 4,
9931c1d4b49SPavankumar Nandeshwar 		.rbm_id = HAL_RX_BUF_RBM_SW4_BM,
9941c1d4b49SPavankumar Nandeshwar 	},
9951c1d4b49SPavankumar Nandeshwar };
9961c1d4b49SPavankumar Nandeshwar 
997c0600b35SPavankumar Nandeshwar const struct hal_ops hal_qcn9274_ops = {
998c0600b35SPavankumar Nandeshwar 	.create_srng_config = ath12k_hal_srng_create_config_qcn9274,
999c0600b35SPavankumar Nandeshwar 	.rx_desc_set_msdu_len = ath12k_hal_rx_desc_set_msdu_len_qcn9274,
1000c0600b35SPavankumar Nandeshwar 	.rx_desc_get_dot11_hdr = ath12k_hal_rx_desc_get_dot11_hdr_qcn9274,
1001c0600b35SPavankumar Nandeshwar 	.rx_desc_get_crypto_header = ath12k_hal_rx_desc_get_crypto_hdr_qcn9274,
1002c0600b35SPavankumar Nandeshwar 	.rx_desc_copy_end_tlv = ath12k_hal_rx_desc_copy_end_tlv_qcn9274,
1003c0600b35SPavankumar Nandeshwar 	.rx_desc_get_msdu_src_link_id = ath12k_hal_rx_desc_get_msdu_src_link_qcn9274,
1004c0600b35SPavankumar Nandeshwar 	.extract_rx_desc_data = ath12k_hal_extract_rx_desc_data_qcn9274,
1005c0600b35SPavankumar Nandeshwar 	.rx_desc_get_l3_pad_bytes = ath12k_hal_rx_desc_get_l3_pad_bytes_qcn9274,
1006c0600b35SPavankumar Nandeshwar 	.rx_desc_get_mpdu_ppdu_id = ath12k_hal_rx_desc_get_mpdu_ppdu_id_qcn9274,
1007c0600b35SPavankumar Nandeshwar 	.rx_desc_get_msdu_payload = ath12k_hal_rx_desc_get_msdu_payload_qcn9274,
1008e9f00e22SPavankumar Nandeshwar 	.ce_dst_setup = ath12k_wifi7_hal_ce_dst_setup,
1009e9f00e22SPavankumar Nandeshwar 	.srng_src_hw_init = ath12k_wifi7_hal_srng_src_hw_init,
1010e9f00e22SPavankumar Nandeshwar 	.srng_dst_hw_init = ath12k_wifi7_hal_srng_dst_hw_init,
1011e9f00e22SPavankumar Nandeshwar 	.set_umac_srng_ptr_addr = ath12k_wifi7_hal_set_umac_srng_ptr_addr,
1012cb419f58SPavankumar Nandeshwar 	.srng_update_shadow_config = ath12k_wifi7_hal_srng_update_shadow_config,
1013cb419f58SPavankumar Nandeshwar 	.srng_get_ring_id = ath12k_wifi7_hal_srng_get_ring_id,
10143d947cefSPavankumar Nandeshwar 	.ce_get_desc_size = ath12k_wifi7_hal_ce_get_desc_size,
10153d947cefSPavankumar Nandeshwar 	.ce_src_set_desc = ath12k_wifi7_hal_ce_src_set_desc,
10163d947cefSPavankumar Nandeshwar 	.ce_dst_set_desc = ath12k_wifi7_hal_ce_dst_set_desc,
1017eba935ecSPavankumar Nandeshwar 	.ce_dst_status_get_length = ath12k_wifi7_hal_ce_dst_status_get_length,
1018eba935ecSPavankumar Nandeshwar 	.set_link_desc_addr = ath12k_wifi7_hal_set_link_desc_addr,
1019356942d3SPavankumar Nandeshwar 	.tx_set_dscp_tid_map = ath12k_wifi7_hal_tx_set_dscp_tid_map,
1020356942d3SPavankumar Nandeshwar 	.tx_configure_bank_register =
1021356942d3SPavankumar Nandeshwar 				ath12k_wifi7_hal_tx_configure_bank_register,
1022356942d3SPavankumar Nandeshwar 	.reoq_lut_addr_read_enable = ath12k_wifi7_hal_reoq_lut_addr_read_enable,
1023356942d3SPavankumar Nandeshwar 	.reoq_lut_set_max_peerid = ath12k_wifi7_hal_reoq_lut_set_max_peerid,
1024356942d3SPavankumar Nandeshwar 	.write_reoq_lut_addr = ath12k_wifi7_hal_write_reoq_lut_addr,
1025356942d3SPavankumar Nandeshwar 	.write_ml_reoq_lut_addr = ath12k_wifi7_hal_write_ml_reoq_lut_addr,
1026356942d3SPavankumar Nandeshwar 	.setup_link_idle_list = ath12k_wifi7_hal_setup_link_idle_list,
10279615a672SBaochen Qiang 	.reo_init_cmd_ring = ath12k_wifi7_hal_reo_init_cmd_ring_tlv64,
102817540a7cSPavankumar Nandeshwar 	.reo_hw_setup = ath12k_wifi7_hal_reo_hw_setup,
1029631ee338SJeff Johnson 	.reo_shared_qaddr_cache_clear = ath12k_wifi7_hal_reo_shared_qaddr_cache_clear,
103017540a7cSPavankumar Nandeshwar 	.rx_buf_addr_info_set = ath12k_wifi7_hal_rx_buf_addr_info_set,
103117540a7cSPavankumar Nandeshwar 	.rx_buf_addr_info_get = ath12k_wifi7_hal_rx_buf_addr_info_get,
1032ea23813aSPavankumar Nandeshwar 	.cc_config = ath12k_wifi7_hal_cc_config,
1033ea23813aSPavankumar Nandeshwar 	.get_idle_link_rbm = ath12k_wifi7_hal_get_idle_link_rbm,
1034c8706025SPavankumar Nandeshwar 	.rx_msdu_list_get = ath12k_wifi7_hal_rx_msdu_list_get,
1035c8706025SPavankumar Nandeshwar 	.rx_reo_ent_buf_paddr_get = ath12k_wifi7_hal_rx_reo_ent_buf_paddr_get,
10369615a672SBaochen Qiang 	.reo_cmd_enc_tlv_hdr = ath12k_hal_encode_tlv64_hdr,
10371f165022SBaochen Qiang 	.reo_status_dec_tlv_hdr = ath12k_hal_decode_tlv64_hdr,
1038c0600b35SPavankumar Nandeshwar };
1039