xref: /linux/drivers/memory/samsung/exynos5422-dmc.c (revision 56653827f0d7bc7c2d8bac0e119fd1521fa9990a)
16e7674c3SLukasz Luba // SPDX-License-Identifier: GPL-2.0
26e7674c3SLukasz Luba /*
36e7674c3SLukasz Luba  * Copyright (c) 2019 Samsung Electronics Co., Ltd.
46e7674c3SLukasz Luba  * Author: Lukasz Luba <l.luba@partner.samsung.com>
56e7674c3SLukasz Luba  */
66e7674c3SLukasz Luba 
76e7674c3SLukasz Luba #include <linux/clk.h>
86e7674c3SLukasz Luba #include <linux/devfreq.h>
96e7674c3SLukasz Luba #include <linux/devfreq-event.h>
106e7674c3SLukasz Luba #include <linux/device.h>
11bbf91886SLukasz Luba #include <linux/interrupt.h>
126e7674c3SLukasz Luba #include <linux/io.h>
136e7674c3SLukasz Luba #include <linux/mfd/syscon.h>
146e7674c3SLukasz Luba #include <linux/module.h>
154fc9a047SLukasz Luba #include <linux/moduleparam.h>
166e7674c3SLukasz Luba #include <linux/of_device.h>
176e7674c3SLukasz Luba #include <linux/pm_opp.h>
186e7674c3SLukasz Luba #include <linux/platform_device.h>
196e7674c3SLukasz Luba #include <linux/regmap.h>
206e7674c3SLukasz Luba #include <linux/regulator/consumer.h>
216e7674c3SLukasz Luba #include <linux/slab.h>
226e7674c3SLukasz Luba #include "../jedec_ddr.h"
236e7674c3SLukasz Luba #include "../of_memory.h"
246e7674c3SLukasz Luba 
254fc9a047SLukasz Luba static int irqmode;
264fc9a047SLukasz Luba module_param(irqmode, int, 0644);
274fc9a047SLukasz Luba MODULE_PARM_DESC(irqmode, "Enable IRQ mode (0=off [default], 1=on)");
284fc9a047SLukasz Luba 
296e7674c3SLukasz Luba #define EXYNOS5_DREXI_TIMINGAREF		(0x0030)
306e7674c3SLukasz Luba #define EXYNOS5_DREXI_TIMINGROW0		(0x0034)
316e7674c3SLukasz Luba #define EXYNOS5_DREXI_TIMINGDATA0		(0x0038)
326e7674c3SLukasz Luba #define EXYNOS5_DREXI_TIMINGPOWER0		(0x003C)
336e7674c3SLukasz Luba #define EXYNOS5_DREXI_TIMINGROW1		(0x00E4)
346e7674c3SLukasz Luba #define EXYNOS5_DREXI_TIMINGDATA1		(0x00E8)
356e7674c3SLukasz Luba #define EXYNOS5_DREXI_TIMINGPOWER1		(0x00EC)
366e7674c3SLukasz Luba #define CDREX_PAUSE				(0x2091c)
376e7674c3SLukasz Luba #define CDREX_LPDDR3PHY_CON3			(0x20a20)
386e7674c3SLukasz Luba #define CDREX_LPDDR3PHY_CLKM_SRC		(0x20700)
396e7674c3SLukasz Luba #define EXYNOS5_TIMING_SET_SWI			BIT(28)
406e7674c3SLukasz Luba #define USE_MX_MSPLL_TIMINGS			(1)
416e7674c3SLukasz Luba #define USE_BPLL_TIMINGS			(0)
426e7674c3SLukasz Luba #define EXYNOS5_AREF_NORMAL			(0x2e)
436e7674c3SLukasz Luba 
44bbf91886SLukasz Luba #define DREX_PPCCLKCON		(0x0130)
45bbf91886SLukasz Luba #define DREX_PEREV2CONFIG	(0x013c)
46bbf91886SLukasz Luba #define DREX_PMNC_PPC		(0xE000)
47bbf91886SLukasz Luba #define DREX_CNTENS_PPC		(0xE010)
48bbf91886SLukasz Luba #define DREX_CNTENC_PPC		(0xE020)
49bbf91886SLukasz Luba #define DREX_INTENS_PPC		(0xE030)
50bbf91886SLukasz Luba #define DREX_INTENC_PPC		(0xE040)
51bbf91886SLukasz Luba #define DREX_FLAG_PPC		(0xE050)
52bbf91886SLukasz Luba #define DREX_PMCNT2_PPC		(0xE130)
53bbf91886SLukasz Luba 
54bbf91886SLukasz Luba /*
55bbf91886SLukasz Luba  * A value for register DREX_PMNC_PPC which should be written to reset
56bbf91886SLukasz Luba  * the cycle counter CCNT (a reference wall clock). It sets zero to the
57bbf91886SLukasz Luba  * CCNT counter.
58bbf91886SLukasz Luba  */
59bbf91886SLukasz Luba #define CC_RESET		BIT(2)
60bbf91886SLukasz Luba 
61bbf91886SLukasz Luba /*
62bbf91886SLukasz Luba  * A value for register DREX_PMNC_PPC which does the reset of all performance
63bbf91886SLukasz Luba  * counters to zero.
64bbf91886SLukasz Luba  */
65bbf91886SLukasz Luba #define PPC_COUNTER_RESET	BIT(1)
66bbf91886SLukasz Luba 
67bbf91886SLukasz Luba /*
68bbf91886SLukasz Luba  * Enables all configured counters (including cycle counter). The value should
69bbf91886SLukasz Luba  * be written to the register DREX_PMNC_PPC.
70bbf91886SLukasz Luba  */
71bbf91886SLukasz Luba #define PPC_ENABLE		BIT(0)
72bbf91886SLukasz Luba 
73bbf91886SLukasz Luba /* A value for register DREX_PPCCLKCON which enables performance events clock.
74bbf91886SLukasz Luba  * Must be written before first access to the performance counters register
75bbf91886SLukasz Luba  * set, otherwise it could crash.
76bbf91886SLukasz Luba  */
77bbf91886SLukasz Luba #define PEREV_CLK_EN		BIT(0)
78bbf91886SLukasz Luba 
79bbf91886SLukasz Luba /*
80bbf91886SLukasz Luba  * Values which are used to enable counters, interrupts or configure flags of
81bbf91886SLukasz Luba  * the performance counters. They configure counter 2 and cycle counter.
82bbf91886SLukasz Luba  */
83bbf91886SLukasz Luba #define PERF_CNT2		BIT(2)
84bbf91886SLukasz Luba #define PERF_CCNT		BIT(31)
85bbf91886SLukasz Luba 
86bbf91886SLukasz Luba /*
87bbf91886SLukasz Luba  * Performance event types which are used for setting the preferred event
88bbf91886SLukasz Luba  * to track in the counters.
89bbf91886SLukasz Luba  * There is a set of different types, the values are from range 0 to 0x6f.
90bbf91886SLukasz Luba  * These settings should be written to the configuration register which manages
91bbf91886SLukasz Luba  * the type of the event (register DREX_PEREV2CONFIG).
92bbf91886SLukasz Luba  */
93bbf91886SLukasz Luba #define READ_TRANSFER_CH0	(0x6d)
94bbf91886SLukasz Luba #define READ_TRANSFER_CH1	(0x6f)
95bbf91886SLukasz Luba 
96bbf91886SLukasz Luba #define PERF_COUNTER_START_VALUE 0xff000000
97bbf91886SLukasz Luba #define PERF_EVENT_UP_DOWN_THRESHOLD 900000000ULL
98bbf91886SLukasz Luba 
996e7674c3SLukasz Luba /**
1006e7674c3SLukasz Luba  * struct dmc_opp_table - Operating level desciption
1014c2af5ddSKrzysztof Kozlowski  * @freq_hz:		target frequency in Hz
1024c2af5ddSKrzysztof Kozlowski  * @volt_uv:		target voltage in uV
1036e7674c3SLukasz Luba  *
1046e7674c3SLukasz Luba  * Covers frequency and voltage settings of the DMC operating mode.
1056e7674c3SLukasz Luba  */
1066e7674c3SLukasz Luba struct dmc_opp_table {
1076e7674c3SLukasz Luba 	u32 freq_hz;
1086e7674c3SLukasz Luba 	u32 volt_uv;
1096e7674c3SLukasz Luba };
1106e7674c3SLukasz Luba 
1116e7674c3SLukasz Luba /**
1126e7674c3SLukasz Luba  * struct exynos5_dmc - main structure describing DMC device
1134c2af5ddSKrzysztof Kozlowski  * @dev:		DMC device
1144c2af5ddSKrzysztof Kozlowski  * @df:			devfreq device structure returned by devfreq framework
1154c2af5ddSKrzysztof Kozlowski  * @gov_data:		configuration of devfreq governor
1164c2af5ddSKrzysztof Kozlowski  * @base_drexi0:	DREX0 registers mapping
1174c2af5ddSKrzysztof Kozlowski  * @base_drexi1:	DREX1 registers mapping
1184c2af5ddSKrzysztof Kozlowski  * @clk_regmap:		regmap for clock controller registers
1194c2af5ddSKrzysztof Kozlowski  * @lock:		protects curr_rate and frequency/voltage setting section
1204c2af5ddSKrzysztof Kozlowski  * @curr_rate:		current frequency
1214c2af5ddSKrzysztof Kozlowski  * @curr_volt:		current voltage
1224c2af5ddSKrzysztof Kozlowski  * @opp:		OPP table
1234c2af5ddSKrzysztof Kozlowski  * @opp_count:		number of 'opp' elements
1244c2af5ddSKrzysztof Kozlowski  * @timings_arr_size:	number of 'timings' elements
1254c2af5ddSKrzysztof Kozlowski  * @timing_row:		values for timing row register, for each OPP
1264c2af5ddSKrzysztof Kozlowski  * @timing_data:	values for timing data register, for each OPP
1274c2af5ddSKrzysztof Kozlowski  * @timing_power:	balues for timing power register, for each OPP
1284c2af5ddSKrzysztof Kozlowski  * @timings:		DDR memory timings, from device tree
1294c2af5ddSKrzysztof Kozlowski  * @min_tck:		DDR memory minimum timing values, from device tree
1304c2af5ddSKrzysztof Kozlowski  * @bypass_timing_row:	value for timing row register for bypass timings
1314c2af5ddSKrzysztof Kozlowski  * @bypass_timing_data:	value for timing data register for bypass timings
1324c2af5ddSKrzysztof Kozlowski  * @bypass_timing_power:	value for timing power register for bypass
1334c2af5ddSKrzysztof Kozlowski  *				timings
1344c2af5ddSKrzysztof Kozlowski  * @vdd_mif:		Memory interface regulator
1354c2af5ddSKrzysztof Kozlowski  * @fout_spll:		clock: SPLL
1364c2af5ddSKrzysztof Kozlowski  * @fout_bpll:		clock: BPLL
1374c2af5ddSKrzysztof Kozlowski  * @mout_spll:		clock: mux SPLL
1384c2af5ddSKrzysztof Kozlowski  * @mout_bpll:		clock: mux BPLL
1394c2af5ddSKrzysztof Kozlowski  * @mout_mclk_cdrex:	clock: mux mclk_cdrex
1404c2af5ddSKrzysztof Kozlowski  * @mout_mx_mspll_ccore:	clock: mux mx_mspll_ccore
1414c2af5ddSKrzysztof Kozlowski  * @counter:		devfreq events
1424c2af5ddSKrzysztof Kozlowski  * @num_counters:	number of 'counter' elements
1434c2af5ddSKrzysztof Kozlowski  * @last_overflow_ts:	time (in ns) of last overflow of each DREX
1444c2af5ddSKrzysztof Kozlowski  * @load:		utilization in percents
1454c2af5ddSKrzysztof Kozlowski  * @total:		total time between devfreq events
1464c2af5ddSKrzysztof Kozlowski  * @in_irq_mode:	whether running in interrupt mode (true)
1474c2af5ddSKrzysztof Kozlowski  *			or polling (false)
1486e7674c3SLukasz Luba  *
1496e7674c3SLukasz Luba  * The main structure for the Dynamic Memory Controller which covers clocks,
1506e7674c3SLukasz Luba  * memory regions, HW information, parameters and current operating mode.
1516e7674c3SLukasz Luba  */
1526e7674c3SLukasz Luba struct exynos5_dmc {
1536e7674c3SLukasz Luba 	struct device *dev;
1546e7674c3SLukasz Luba 	struct devfreq *df;
1556e7674c3SLukasz Luba 	struct devfreq_simple_ondemand_data gov_data;
1566e7674c3SLukasz Luba 	void __iomem *base_drexi0;
1576e7674c3SLukasz Luba 	void __iomem *base_drexi1;
1586e7674c3SLukasz Luba 	struct regmap *clk_regmap;
159911c94daSKrzysztof Kozlowski 	/* Protects curr_rate and frequency/voltage setting section */
1606e7674c3SLukasz Luba 	struct mutex lock;
1616e7674c3SLukasz Luba 	unsigned long curr_rate;
1626e7674c3SLukasz Luba 	unsigned long curr_volt;
1636e7674c3SLukasz Luba 	struct dmc_opp_table *opp;
1646e7674c3SLukasz Luba 	int opp_count;
1656e7674c3SLukasz Luba 	u32 timings_arr_size;
1666e7674c3SLukasz Luba 	u32 *timing_row;
1676e7674c3SLukasz Luba 	u32 *timing_data;
1686e7674c3SLukasz Luba 	u32 *timing_power;
1696e7674c3SLukasz Luba 	const struct lpddr3_timings *timings;
1706e7674c3SLukasz Luba 	const struct lpddr3_min_tck *min_tck;
1716e7674c3SLukasz Luba 	u32 bypass_timing_row;
1726e7674c3SLukasz Luba 	u32 bypass_timing_data;
1736e7674c3SLukasz Luba 	u32 bypass_timing_power;
1746e7674c3SLukasz Luba 	struct regulator *vdd_mif;
1756e7674c3SLukasz Luba 	struct clk *fout_spll;
1766e7674c3SLukasz Luba 	struct clk *fout_bpll;
1776e7674c3SLukasz Luba 	struct clk *mout_spll;
1786e7674c3SLukasz Luba 	struct clk *mout_bpll;
1796e7674c3SLukasz Luba 	struct clk *mout_mclk_cdrex;
1806e7674c3SLukasz Luba 	struct clk *mout_mx_mspll_ccore;
1816e7674c3SLukasz Luba 	struct devfreq_event_dev **counter;
1826e7674c3SLukasz Luba 	int num_counters;
183bbf91886SLukasz Luba 	u64 last_overflow_ts[2];
184bbf91886SLukasz Luba 	unsigned long load;
185bbf91886SLukasz Luba 	unsigned long total;
186bbf91886SLukasz Luba 	bool in_irq_mode;
1876e7674c3SLukasz Luba };
1886e7674c3SLukasz Luba 
1896e7674c3SLukasz Luba #define TIMING_FIELD(t_name, t_bit_beg, t_bit_end) \
1906e7674c3SLukasz Luba 	{ .name = t_name, .bit_beg = t_bit_beg, .bit_end = t_bit_end }
1916e7674c3SLukasz Luba 
1926e7674c3SLukasz Luba #define TIMING_VAL2REG(timing, t_val)			\
1936e7674c3SLukasz Luba ({							\
1946e7674c3SLukasz Luba 		u32 __val;				\
1956e7674c3SLukasz Luba 		__val = (t_val) << (timing)->bit_beg;	\
1966e7674c3SLukasz Luba 		__val;					\
1976e7674c3SLukasz Luba })
1986e7674c3SLukasz Luba 
1996e7674c3SLukasz Luba struct timing_reg {
2006e7674c3SLukasz Luba 	char *name;
2016e7674c3SLukasz Luba 	int bit_beg;
2026e7674c3SLukasz Luba 	int bit_end;
2036e7674c3SLukasz Luba 	unsigned int val;
2046e7674c3SLukasz Luba };
2056e7674c3SLukasz Luba 
206bb0ebc7dSKrzysztof Kozlowski static const struct timing_reg timing_row_reg_fields[] = {
2076e7674c3SLukasz Luba 	TIMING_FIELD("tRFC", 24, 31),
2086e7674c3SLukasz Luba 	TIMING_FIELD("tRRD", 20, 23),
2096e7674c3SLukasz Luba 	TIMING_FIELD("tRP", 16, 19),
2106e7674c3SLukasz Luba 	TIMING_FIELD("tRCD", 12, 15),
2116e7674c3SLukasz Luba 	TIMING_FIELD("tRC", 6, 11),
2126e7674c3SLukasz Luba 	TIMING_FIELD("tRAS", 0, 5),
2136e7674c3SLukasz Luba };
2146e7674c3SLukasz Luba 
215bb0ebc7dSKrzysztof Kozlowski static const struct timing_reg timing_data_reg_fields[] = {
2166e7674c3SLukasz Luba 	TIMING_FIELD("tWTR", 28, 31),
2176e7674c3SLukasz Luba 	TIMING_FIELD("tWR", 24, 27),
2186e7674c3SLukasz Luba 	TIMING_FIELD("tRTP", 20, 23),
2196e7674c3SLukasz Luba 	TIMING_FIELD("tW2W-C2C", 14, 14),
2206e7674c3SLukasz Luba 	TIMING_FIELD("tR2R-C2C", 12, 12),
2216e7674c3SLukasz Luba 	TIMING_FIELD("WL", 8, 11),
2226e7674c3SLukasz Luba 	TIMING_FIELD("tDQSCK", 4, 7),
2236e7674c3SLukasz Luba 	TIMING_FIELD("RL", 0, 3),
2246e7674c3SLukasz Luba };
2256e7674c3SLukasz Luba 
226bb0ebc7dSKrzysztof Kozlowski static const struct timing_reg timing_power_reg_fields[] = {
2276e7674c3SLukasz Luba 	TIMING_FIELD("tFAW", 26, 31),
2286e7674c3SLukasz Luba 	TIMING_FIELD("tXSR", 16, 25),
2296e7674c3SLukasz Luba 	TIMING_FIELD("tXP", 8, 15),
2306e7674c3SLukasz Luba 	TIMING_FIELD("tCKE", 4, 7),
2316e7674c3SLukasz Luba 	TIMING_FIELD("tMRD", 0, 3),
2326e7674c3SLukasz Luba };
2336e7674c3SLukasz Luba 
234bb0ebc7dSKrzysztof Kozlowski #define TIMING_COUNT (ARRAY_SIZE(timing_row_reg_fields) + \
235bb0ebc7dSKrzysztof Kozlowski 		      ARRAY_SIZE(timing_data_reg_fields) + \
236bb0ebc7dSKrzysztof Kozlowski 		      ARRAY_SIZE(timing_power_reg_fields))
2376e7674c3SLukasz Luba 
2386e7674c3SLukasz Luba static int exynos5_counters_set_event(struct exynos5_dmc *dmc)
2396e7674c3SLukasz Luba {
2406e7674c3SLukasz Luba 	int i, ret;
2416e7674c3SLukasz Luba 
2426e7674c3SLukasz Luba 	for (i = 0; i < dmc->num_counters; i++) {
2436e7674c3SLukasz Luba 		if (!dmc->counter[i])
2446e7674c3SLukasz Luba 			continue;
2456e7674c3SLukasz Luba 		ret = devfreq_event_set_event(dmc->counter[i]);
2466e7674c3SLukasz Luba 		if (ret < 0)
2476e7674c3SLukasz Luba 			return ret;
2486e7674c3SLukasz Luba 	}
2496e7674c3SLukasz Luba 	return 0;
2506e7674c3SLukasz Luba }
2516e7674c3SLukasz Luba 
2526e7674c3SLukasz Luba static int exynos5_counters_enable_edev(struct exynos5_dmc *dmc)
2536e7674c3SLukasz Luba {
2546e7674c3SLukasz Luba 	int i, ret;
2556e7674c3SLukasz Luba 
2566e7674c3SLukasz Luba 	for (i = 0; i < dmc->num_counters; i++) {
2576e7674c3SLukasz Luba 		if (!dmc->counter[i])
2586e7674c3SLukasz Luba 			continue;
2596e7674c3SLukasz Luba 		ret = devfreq_event_enable_edev(dmc->counter[i]);
2606e7674c3SLukasz Luba 		if (ret < 0)
2616e7674c3SLukasz Luba 			return ret;
2626e7674c3SLukasz Luba 	}
2636e7674c3SLukasz Luba 	return 0;
2646e7674c3SLukasz Luba }
2656e7674c3SLukasz Luba 
2666e7674c3SLukasz Luba static int exynos5_counters_disable_edev(struct exynos5_dmc *dmc)
2676e7674c3SLukasz Luba {
2686e7674c3SLukasz Luba 	int i, ret;
2696e7674c3SLukasz Luba 
2706e7674c3SLukasz Luba 	for (i = 0; i < dmc->num_counters; i++) {
2716e7674c3SLukasz Luba 		if (!dmc->counter[i])
2726e7674c3SLukasz Luba 			continue;
2736e7674c3SLukasz Luba 		ret = devfreq_event_disable_edev(dmc->counter[i]);
2746e7674c3SLukasz Luba 		if (ret < 0)
2756e7674c3SLukasz Luba 			return ret;
2766e7674c3SLukasz Luba 	}
2776e7674c3SLukasz Luba 	return 0;
2786e7674c3SLukasz Luba }
2796e7674c3SLukasz Luba 
2806e7674c3SLukasz Luba /**
2810e9bc420SKrzysztof Kozlowski  * find_target_freq_idx() - Finds requested frequency in local DMC configuration
2826e7674c3SLukasz Luba  * @dmc:	device for which the information is checked
2836e7674c3SLukasz Luba  * @target_rate:	requested frequency in KHz
2846e7674c3SLukasz Luba  *
2856e7674c3SLukasz Luba  * Seeks in the local DMC driver structure for the requested frequency value
2866e7674c3SLukasz Luba  * and returns index or error value.
2876e7674c3SLukasz Luba  */
2886e7674c3SLukasz Luba static int find_target_freq_idx(struct exynos5_dmc *dmc,
2896e7674c3SLukasz Luba 				unsigned long target_rate)
2906e7674c3SLukasz Luba {
2916e7674c3SLukasz Luba 	int i;
2926e7674c3SLukasz Luba 
2936e7674c3SLukasz Luba 	for (i = dmc->opp_count - 1; i >= 0; i--)
2946e7674c3SLukasz Luba 		if (dmc->opp[i].freq_hz <= target_rate)
2956e7674c3SLukasz Luba 			return i;
2966e7674c3SLukasz Luba 
2976e7674c3SLukasz Luba 	return -EINVAL;
2986e7674c3SLukasz Luba }
2996e7674c3SLukasz Luba 
3006e7674c3SLukasz Luba /**
3016e7674c3SLukasz Luba  * exynos5_switch_timing_regs() - Changes bank register set for DRAM timings
3026e7674c3SLukasz Luba  * @dmc:	device for which the new settings is going to be applied
3036e7674c3SLukasz Luba  * @set:	boolean variable passing set value
3046e7674c3SLukasz Luba  *
3056e7674c3SLukasz Luba  * Changes the register set, which holds timing parameters.
3066e7674c3SLukasz Luba  * There is two register sets: 0 and 1. The register set 0
3076e7674c3SLukasz Luba  * is used in normal operation when the clock is provided from main PLL.
3086e7674c3SLukasz Luba  * The bank register set 1 is used when the main PLL frequency is going to be
3096e7674c3SLukasz Luba  * changed and the clock is taken from alternative, stable source.
3106e7674c3SLukasz Luba  * This function switches between these banks according to the
3116e7674c3SLukasz Luba  * currently used clock source.
3126e7674c3SLukasz Luba  */
313c4f16e96SKrzysztof Kozlowski static int exynos5_switch_timing_regs(struct exynos5_dmc *dmc, bool set)
3146e7674c3SLukasz Luba {
3156e7674c3SLukasz Luba 	unsigned int reg;
3166e7674c3SLukasz Luba 	int ret;
3176e7674c3SLukasz Luba 
3186e7674c3SLukasz Luba 	ret = regmap_read(dmc->clk_regmap, CDREX_LPDDR3PHY_CON3, &reg);
319c4f16e96SKrzysztof Kozlowski 	if (ret)
320c4f16e96SKrzysztof Kozlowski 		return ret;
3216e7674c3SLukasz Luba 
3226e7674c3SLukasz Luba 	if (set)
3236e7674c3SLukasz Luba 		reg |= EXYNOS5_TIMING_SET_SWI;
3246e7674c3SLukasz Luba 	else
3256e7674c3SLukasz Luba 		reg &= ~EXYNOS5_TIMING_SET_SWI;
3266e7674c3SLukasz Luba 
3276e7674c3SLukasz Luba 	regmap_write(dmc->clk_regmap, CDREX_LPDDR3PHY_CON3, reg);
328c4f16e96SKrzysztof Kozlowski 
329c4f16e96SKrzysztof Kozlowski 	return 0;
3306e7674c3SLukasz Luba }
3316e7674c3SLukasz Luba 
3326e7674c3SLukasz Luba /**
3336e7674c3SLukasz Luba  * exynos5_init_freq_table() - Initialized PM OPP framework
3346e7674c3SLukasz Luba  * @dmc:	DMC device for which the frequencies are used for OPP init
3356e7674c3SLukasz Luba  * @profile:	devfreq device's profile
3366e7674c3SLukasz Luba  *
3376e7674c3SLukasz Luba  * Populate the devfreq device's OPP table based on current frequency, voltage.
3386e7674c3SLukasz Luba  */
3396e7674c3SLukasz Luba static int exynos5_init_freq_table(struct exynos5_dmc *dmc,
3406e7674c3SLukasz Luba 				   struct devfreq_dev_profile *profile)
3416e7674c3SLukasz Luba {
3426e7674c3SLukasz Luba 	int i, ret;
3436e7674c3SLukasz Luba 	int idx;
3446e7674c3SLukasz Luba 	unsigned long freq;
3456e7674c3SLukasz Luba 
346a8bb0e87SYangtao Li 	ret = devm_pm_opp_of_add_table(dmc->dev);
3476e7674c3SLukasz Luba 	if (ret < 0) {
3486e7674c3SLukasz Luba 		dev_err(dmc->dev, "Failed to get OPP table\n");
3496e7674c3SLukasz Luba 		return ret;
3506e7674c3SLukasz Luba 	}
3516e7674c3SLukasz Luba 
3526e7674c3SLukasz Luba 	dmc->opp_count = dev_pm_opp_get_opp_count(dmc->dev);
3536e7674c3SLukasz Luba 
3546e7674c3SLukasz Luba 	dmc->opp = devm_kmalloc_array(dmc->dev, dmc->opp_count,
3556e7674c3SLukasz Luba 				      sizeof(struct dmc_opp_table), GFP_KERNEL);
3566e7674c3SLukasz Luba 	if (!dmc->opp)
357a8bb0e87SYangtao Li 		return -ENOMEM;
3586e7674c3SLukasz Luba 
3596e7674c3SLukasz Luba 	idx = dmc->opp_count - 1;
3606e7674c3SLukasz Luba 	for (i = 0, freq = ULONG_MAX; i < dmc->opp_count; i++, freq--) {
3616e7674c3SLukasz Luba 		struct dev_pm_opp *opp;
3626e7674c3SLukasz Luba 
3636e7674c3SLukasz Luba 		opp = dev_pm_opp_find_freq_floor(dmc->dev, &freq);
3646e7674c3SLukasz Luba 		if (IS_ERR(opp))
365a8bb0e87SYangtao Li 			return PTR_ERR(opp);
3666e7674c3SLukasz Luba 
3676e7674c3SLukasz Luba 		dmc->opp[idx - i].freq_hz = freq;
3686e7674c3SLukasz Luba 		dmc->opp[idx - i].volt_uv = dev_pm_opp_get_voltage(opp);
3696e7674c3SLukasz Luba 
3706e7674c3SLukasz Luba 		dev_pm_opp_put(opp);
3716e7674c3SLukasz Luba 	}
3726e7674c3SLukasz Luba 
3736e7674c3SLukasz Luba 	return 0;
3746e7674c3SLukasz Luba }
3756e7674c3SLukasz Luba 
3766e7674c3SLukasz Luba /**
3776e7674c3SLukasz Luba  * exynos5_set_bypass_dram_timings() - Low-level changes of the DRAM timings
3786e7674c3SLukasz Luba  * @dmc:	device for which the new settings is going to be applied
3796e7674c3SLukasz Luba  *
3806e7674c3SLukasz Luba  * Low-level function for changing timings for DRAM memory clocking from
3816e7674c3SLukasz Luba  * 'bypass' clock source (fixed frequency @400MHz).
3826e7674c3SLukasz Luba  * It uses timing bank registers set 1.
3836e7674c3SLukasz Luba  */
3846e7674c3SLukasz Luba static void exynos5_set_bypass_dram_timings(struct exynos5_dmc *dmc)
3856e7674c3SLukasz Luba {
3866e7674c3SLukasz Luba 	writel(EXYNOS5_AREF_NORMAL,
3876e7674c3SLukasz Luba 	       dmc->base_drexi0 + EXYNOS5_DREXI_TIMINGAREF);
3886e7674c3SLukasz Luba 
3896e7674c3SLukasz Luba 	writel(dmc->bypass_timing_row,
3906e7674c3SLukasz Luba 	       dmc->base_drexi0 + EXYNOS5_DREXI_TIMINGROW1);
3916e7674c3SLukasz Luba 	writel(dmc->bypass_timing_row,
3926e7674c3SLukasz Luba 	       dmc->base_drexi1 + EXYNOS5_DREXI_TIMINGROW1);
3936e7674c3SLukasz Luba 	writel(dmc->bypass_timing_data,
3946e7674c3SLukasz Luba 	       dmc->base_drexi0 + EXYNOS5_DREXI_TIMINGDATA1);
3956e7674c3SLukasz Luba 	writel(dmc->bypass_timing_data,
3966e7674c3SLukasz Luba 	       dmc->base_drexi1 + EXYNOS5_DREXI_TIMINGDATA1);
3976e7674c3SLukasz Luba 	writel(dmc->bypass_timing_power,
3986e7674c3SLukasz Luba 	       dmc->base_drexi0 + EXYNOS5_DREXI_TIMINGPOWER1);
3996e7674c3SLukasz Luba 	writel(dmc->bypass_timing_power,
4006e7674c3SLukasz Luba 	       dmc->base_drexi1 + EXYNOS5_DREXI_TIMINGPOWER1);
4016e7674c3SLukasz Luba }
4026e7674c3SLukasz Luba 
4036e7674c3SLukasz Luba /**
4046e7674c3SLukasz Luba  * exynos5_dram_change_timings() - Low-level changes of the DRAM final timings
4056e7674c3SLukasz Luba  * @dmc:	device for which the new settings is going to be applied
4066e7674c3SLukasz Luba  * @target_rate:	target frequency of the DMC
4076e7674c3SLukasz Luba  *
4086e7674c3SLukasz Luba  * Low-level function for changing timings for DRAM memory operating from main
4096e7674c3SLukasz Luba  * clock source (BPLL), which can have different frequencies. Thus, each
4106e7674c3SLukasz Luba  * frequency must have corresponding timings register values in order to keep
4116e7674c3SLukasz Luba  * the needed delays.
4126e7674c3SLukasz Luba  * It uses timing bank registers set 0.
4136e7674c3SLukasz Luba  */
4146e7674c3SLukasz Luba static int exynos5_dram_change_timings(struct exynos5_dmc *dmc,
4156e7674c3SLukasz Luba 				       unsigned long target_rate)
4166e7674c3SLukasz Luba {
4176e7674c3SLukasz Luba 	int idx;
4186e7674c3SLukasz Luba 
4196e7674c3SLukasz Luba 	for (idx = dmc->opp_count - 1; idx >= 0; idx--)
4206e7674c3SLukasz Luba 		if (dmc->opp[idx].freq_hz <= target_rate)
4216e7674c3SLukasz Luba 			break;
4226e7674c3SLukasz Luba 
4236e7674c3SLukasz Luba 	if (idx < 0)
4246e7674c3SLukasz Luba 		return -EINVAL;
4256e7674c3SLukasz Luba 
4266e7674c3SLukasz Luba 	writel(EXYNOS5_AREF_NORMAL,
4276e7674c3SLukasz Luba 	       dmc->base_drexi0 + EXYNOS5_DREXI_TIMINGAREF);
4286e7674c3SLukasz Luba 
4296e7674c3SLukasz Luba 	writel(dmc->timing_row[idx],
4306e7674c3SLukasz Luba 	       dmc->base_drexi0 + EXYNOS5_DREXI_TIMINGROW0);
4316e7674c3SLukasz Luba 	writel(dmc->timing_row[idx],
4326e7674c3SLukasz Luba 	       dmc->base_drexi1 + EXYNOS5_DREXI_TIMINGROW0);
4336e7674c3SLukasz Luba 	writel(dmc->timing_data[idx],
4346e7674c3SLukasz Luba 	       dmc->base_drexi0 + EXYNOS5_DREXI_TIMINGDATA0);
4356e7674c3SLukasz Luba 	writel(dmc->timing_data[idx],
4366e7674c3SLukasz Luba 	       dmc->base_drexi1 + EXYNOS5_DREXI_TIMINGDATA0);
4376e7674c3SLukasz Luba 	writel(dmc->timing_power[idx],
4386e7674c3SLukasz Luba 	       dmc->base_drexi0 + EXYNOS5_DREXI_TIMINGPOWER0);
4396e7674c3SLukasz Luba 	writel(dmc->timing_power[idx],
4406e7674c3SLukasz Luba 	       dmc->base_drexi1 + EXYNOS5_DREXI_TIMINGPOWER0);
4416e7674c3SLukasz Luba 
4426e7674c3SLukasz Luba 	return 0;
4436e7674c3SLukasz Luba }
4446e7674c3SLukasz Luba 
4456e7674c3SLukasz Luba /**
4466e7674c3SLukasz Luba  * exynos5_dmc_align_target_voltage() - Sets the final voltage for the DMC
4476e7674c3SLukasz Luba  * @dmc:	device for which it is going to be set
4486e7674c3SLukasz Luba  * @target_volt:	new voltage which is chosen to be final
4496e7674c3SLukasz Luba  *
4506e7674c3SLukasz Luba  * Function tries to align voltage to the safe level for 'normal' mode.
4516e7674c3SLukasz Luba  * It checks the need of higher voltage and changes the value. The target
4526e7674c3SLukasz Luba  * voltage might be lower that currently set and still the system will be
4536e7674c3SLukasz Luba  * stable.
4546e7674c3SLukasz Luba  */
4556e7674c3SLukasz Luba static int exynos5_dmc_align_target_voltage(struct exynos5_dmc *dmc,
4566e7674c3SLukasz Luba 					    unsigned long target_volt)
4576e7674c3SLukasz Luba {
4586e7674c3SLukasz Luba 	int ret = 0;
4596e7674c3SLukasz Luba 
4606e7674c3SLukasz Luba 	if (dmc->curr_volt <= target_volt)
4616e7674c3SLukasz Luba 		return 0;
4626e7674c3SLukasz Luba 
4636e7674c3SLukasz Luba 	ret = regulator_set_voltage(dmc->vdd_mif, target_volt,
4646e7674c3SLukasz Luba 				    target_volt);
4656e7674c3SLukasz Luba 	if (!ret)
4666e7674c3SLukasz Luba 		dmc->curr_volt = target_volt;
4676e7674c3SLukasz Luba 
4686e7674c3SLukasz Luba 	return ret;
4696e7674c3SLukasz Luba }
4706e7674c3SLukasz Luba 
4716e7674c3SLukasz Luba /**
4726e7674c3SLukasz Luba  * exynos5_dmc_align_bypass_voltage() - Sets the voltage for the DMC
4736e7674c3SLukasz Luba  * @dmc:	device for which it is going to be set
4746e7674c3SLukasz Luba  * @target_volt:	new voltage which is chosen to be final
4756e7674c3SLukasz Luba  *
4766e7674c3SLukasz Luba  * Function tries to align voltage to the safe level for the 'bypass' mode.
4776e7674c3SLukasz Luba  * It checks the need of higher voltage and changes the value.
4786e7674c3SLukasz Luba  * The target voltage must not be less than currently needed, because
4796e7674c3SLukasz Luba  * for current frequency the device might become unstable.
4806e7674c3SLukasz Luba  */
4816e7674c3SLukasz Luba static int exynos5_dmc_align_bypass_voltage(struct exynos5_dmc *dmc,
4826e7674c3SLukasz Luba 					    unsigned long target_volt)
4836e7674c3SLukasz Luba {
4846e7674c3SLukasz Luba 	int ret = 0;
4856e7674c3SLukasz Luba 
4866e7674c3SLukasz Luba 	if (dmc->curr_volt >= target_volt)
4876e7674c3SLukasz Luba 		return 0;
4886e7674c3SLukasz Luba 
4896e7674c3SLukasz Luba 	ret = regulator_set_voltage(dmc->vdd_mif, target_volt,
4906e7674c3SLukasz Luba 				    target_volt);
4916e7674c3SLukasz Luba 	if (!ret)
4926e7674c3SLukasz Luba 		dmc->curr_volt = target_volt;
4936e7674c3SLukasz Luba 
4946e7674c3SLukasz Luba 	return ret;
4956e7674c3SLukasz Luba }
4966e7674c3SLukasz Luba 
4976e7674c3SLukasz Luba /**
4986e7674c3SLukasz Luba  * exynos5_dmc_align_bypass_dram_timings() - Chooses and sets DRAM timings
4996e7674c3SLukasz Luba  * @dmc:	device for which it is going to be set
5006e7674c3SLukasz Luba  * @target_rate:	new frequency which is chosen to be final
5016e7674c3SLukasz Luba  *
5026e7674c3SLukasz Luba  * Function changes the DRAM timings for the temporary 'bypass' mode.
5036e7674c3SLukasz Luba  */
5046e7674c3SLukasz Luba static int exynos5_dmc_align_bypass_dram_timings(struct exynos5_dmc *dmc,
5056e7674c3SLukasz Luba 						 unsigned long target_rate)
5066e7674c3SLukasz Luba {
5076e7674c3SLukasz Luba 	int idx = find_target_freq_idx(dmc, target_rate);
5086e7674c3SLukasz Luba 
5096e7674c3SLukasz Luba 	if (idx < 0)
5106e7674c3SLukasz Luba 		return -EINVAL;
5116e7674c3SLukasz Luba 
5126e7674c3SLukasz Luba 	exynos5_set_bypass_dram_timings(dmc);
5136e7674c3SLukasz Luba 
5146e7674c3SLukasz Luba 	return 0;
5156e7674c3SLukasz Luba }
5166e7674c3SLukasz Luba 
5176e7674c3SLukasz Luba /**
5186e7674c3SLukasz Luba  * exynos5_dmc_switch_to_bypass_configuration() - Switching to temporary clock
5196e7674c3SLukasz Luba  * @dmc:	DMC device for which the switching is going to happen
5206e7674c3SLukasz Luba  * @target_rate:	new frequency which is going to be set as a final
5216e7674c3SLukasz Luba  * @target_volt:	new voltage which is going to be set as a final
5226e7674c3SLukasz Luba  *
5236e7674c3SLukasz Luba  * Function configures DMC and clocks for operating in temporary 'bypass' mode.
5246e7674c3SLukasz Luba  * This mode is used only temporary but if required, changes voltage and timings
5256e7674c3SLukasz Luba  * for DRAM chips. It switches the main clock to stable clock source for the
5266e7674c3SLukasz Luba  * period of the main PLL reconfiguration.
5276e7674c3SLukasz Luba  */
5286e7674c3SLukasz Luba static int
5296e7674c3SLukasz Luba exynos5_dmc_switch_to_bypass_configuration(struct exynos5_dmc *dmc,
5306e7674c3SLukasz Luba 					   unsigned long target_rate,
5316e7674c3SLukasz Luba 					   unsigned long target_volt)
5326e7674c3SLukasz Luba {
5336e7674c3SLukasz Luba 	int ret;
5346e7674c3SLukasz Luba 
5356e7674c3SLukasz Luba 	/*
5366e7674c3SLukasz Luba 	 * Having higher voltage for a particular frequency does not harm
5376e7674c3SLukasz Luba 	 * the chip. Use it for the temporary frequency change when one
5386e7674c3SLukasz Luba 	 * voltage manipulation might be avoided.
5396e7674c3SLukasz Luba 	 */
5406e7674c3SLukasz Luba 	ret = exynos5_dmc_align_bypass_voltage(dmc, target_volt);
5416e7674c3SLukasz Luba 	if (ret)
5426e7674c3SLukasz Luba 		return ret;
5436e7674c3SLukasz Luba 
5446e7674c3SLukasz Luba 	/*
5456e7674c3SLukasz Luba 	 * Longer delays for DRAM does not cause crash, the opposite does.
5466e7674c3SLukasz Luba 	 */
5476e7674c3SLukasz Luba 	ret = exynos5_dmc_align_bypass_dram_timings(dmc, target_rate);
5486e7674c3SLukasz Luba 	if (ret)
5496e7674c3SLukasz Luba 		return ret;
5506e7674c3SLukasz Luba 
5516e7674c3SLukasz Luba 	/*
5526e7674c3SLukasz Luba 	 * Delays are long enough, so use them for the new coming clock.
5536e7674c3SLukasz Luba 	 */
554c4f16e96SKrzysztof Kozlowski 	ret = exynos5_switch_timing_regs(dmc, USE_MX_MSPLL_TIMINGS);
5556e7674c3SLukasz Luba 
5566e7674c3SLukasz Luba 	return ret;
5576e7674c3SLukasz Luba }
5586e7674c3SLukasz Luba 
5596e7674c3SLukasz Luba /**
5606e7674c3SLukasz Luba  * exynos5_dmc_change_freq_and_volt() - Changes voltage and frequency of the DMC
5616e7674c3SLukasz Luba  * using safe procedure
5626e7674c3SLukasz Luba  * @dmc:	device for which the frequency is going to be changed
5636e7674c3SLukasz Luba  * @target_rate:	requested new frequency
5646e7674c3SLukasz Luba  * @target_volt:	requested voltage which corresponds to the new frequency
5656e7674c3SLukasz Luba  *
5666e7674c3SLukasz Luba  * The DMC frequency change procedure requires a few steps.
5676e7674c3SLukasz Luba  * The main requirement is to change the clock source in the clk mux
5686e7674c3SLukasz Luba  * for the time of main clock PLL locking. The assumption is that the
5696e7674c3SLukasz Luba  * alternative clock source set as parent is stable.
5706e7674c3SLukasz Luba  * The second parent's clock frequency is fixed to 400MHz, it is named 'bypass'
5716e7674c3SLukasz Luba  * clock. This requires alignment in DRAM timing parameters for the new
5726e7674c3SLukasz Luba  * T-period. There is two bank sets for keeping DRAM
5736e7674c3SLukasz Luba  * timings: set 0 and set 1. The set 0 is used when main clock source is
5746e7674c3SLukasz Luba  * chosen. The 2nd set of regs is used for 'bypass' clock. Switching between
5756e7674c3SLukasz Luba  * the two bank sets is part of the process.
5766e7674c3SLukasz Luba  * The voltage must also be aligned to the minimum required level. There is
5776e7674c3SLukasz Luba  * this intermediate step with switching to 'bypass' parent clock source.
5786e7674c3SLukasz Luba  * if the old voltage is lower, it requires an increase of the voltage level.
5796e7674c3SLukasz Luba  * The complexity of the voltage manipulation is hidden in low level function.
5806e7674c3SLukasz Luba  * In this function there is last alignment of the voltage level at the end.
5816e7674c3SLukasz Luba  */
5826e7674c3SLukasz Luba static int
5836e7674c3SLukasz Luba exynos5_dmc_change_freq_and_volt(struct exynos5_dmc *dmc,
5846e7674c3SLukasz Luba 				 unsigned long target_rate,
5856e7674c3SLukasz Luba 				 unsigned long target_volt)
5866e7674c3SLukasz Luba {
5876e7674c3SLukasz Luba 	int ret;
5886e7674c3SLukasz Luba 
5896e7674c3SLukasz Luba 	ret = exynos5_dmc_switch_to_bypass_configuration(dmc, target_rate,
5906e7674c3SLukasz Luba 							 target_volt);
5916e7674c3SLukasz Luba 	if (ret)
5926e7674c3SLukasz Luba 		return ret;
5936e7674c3SLukasz Luba 
5946e7674c3SLukasz Luba 	/*
5956e7674c3SLukasz Luba 	 * Voltage is set at least to a level needed for this frequency,
5966e7674c3SLukasz Luba 	 * so switching clock source is safe now.
5976e7674c3SLukasz Luba 	 */
5986e7674c3SLukasz Luba 	clk_prepare_enable(dmc->fout_spll);
5996e7674c3SLukasz Luba 	clk_prepare_enable(dmc->mout_spll);
6006e7674c3SLukasz Luba 	clk_prepare_enable(dmc->mout_mx_mspll_ccore);
6016e7674c3SLukasz Luba 
6026e7674c3SLukasz Luba 	ret = clk_set_parent(dmc->mout_mclk_cdrex, dmc->mout_mx_mspll_ccore);
6036e7674c3SLukasz Luba 	if (ret)
6046e7674c3SLukasz Luba 		goto disable_clocks;
6056e7674c3SLukasz Luba 
6066e7674c3SLukasz Luba 	/*
6076e7674c3SLukasz Luba 	 * We are safe to increase the timings for current bypass frequency.
6086e7674c3SLukasz Luba 	 * Thanks to this the settings will be ready for the upcoming clock
6096e7674c3SLukasz Luba 	 * source change.
6106e7674c3SLukasz Luba 	 */
6116e7674c3SLukasz Luba 	exynos5_dram_change_timings(dmc, target_rate);
6126e7674c3SLukasz Luba 
6136e7674c3SLukasz Luba 	clk_set_rate(dmc->fout_bpll, target_rate);
6146e7674c3SLukasz Luba 
615c4f16e96SKrzysztof Kozlowski 	ret = exynos5_switch_timing_regs(dmc, USE_BPLL_TIMINGS);
616c4f16e96SKrzysztof Kozlowski 	if (ret)
617c4f16e96SKrzysztof Kozlowski 		goto disable_clocks;
6186e7674c3SLukasz Luba 
6196e7674c3SLukasz Luba 	ret = clk_set_parent(dmc->mout_mclk_cdrex, dmc->mout_bpll);
6206e7674c3SLukasz Luba 	if (ret)
6216e7674c3SLukasz Luba 		goto disable_clocks;
6226e7674c3SLukasz Luba 
6236e7674c3SLukasz Luba 	/*
6246e7674c3SLukasz Luba 	 * Make sure if the voltage is not from 'bypass' settings and align to
6256e7674c3SLukasz Luba 	 * the right level for power efficiency.
6266e7674c3SLukasz Luba 	 */
6276e7674c3SLukasz Luba 	ret = exynos5_dmc_align_target_voltage(dmc, target_volt);
6286e7674c3SLukasz Luba 
6296e7674c3SLukasz Luba disable_clocks:
6306e7674c3SLukasz Luba 	clk_disable_unprepare(dmc->mout_mx_mspll_ccore);
6316e7674c3SLukasz Luba 	clk_disable_unprepare(dmc->mout_spll);
6326e7674c3SLukasz Luba 	clk_disable_unprepare(dmc->fout_spll);
6336e7674c3SLukasz Luba 
6346e7674c3SLukasz Luba 	return ret;
6356e7674c3SLukasz Luba }
6366e7674c3SLukasz Luba 
6376e7674c3SLukasz Luba /**
6386e7674c3SLukasz Luba  * exynos5_dmc_get_volt_freq() - Gets the frequency and voltage from the OPP
6396e7674c3SLukasz Luba  * table.
6406e7674c3SLukasz Luba  * @dmc:	device for which the frequency is going to be changed
6416e7674c3SLukasz Luba  * @freq:       requested frequency in KHz
6426e7674c3SLukasz Luba  * @target_rate:	returned frequency which is the same or lower than
6436e7674c3SLukasz Luba  *			requested
6446e7674c3SLukasz Luba  * @target_volt:	returned voltage which corresponds to the returned
6456e7674c3SLukasz Luba  *			frequency
6464c2af5ddSKrzysztof Kozlowski  * @flags:	devfreq flags provided for this frequency change request
6476e7674c3SLukasz Luba  *
6486e7674c3SLukasz Luba  * Function gets requested frequency and checks OPP framework for needed
6496e7674c3SLukasz Luba  * frequency and voltage. It populates the values 'target_rate' and
6506e7674c3SLukasz Luba  * 'target_volt' or returns error value when OPP framework fails.
6516e7674c3SLukasz Luba  */
6526e7674c3SLukasz Luba static int exynos5_dmc_get_volt_freq(struct exynos5_dmc *dmc,
6536e7674c3SLukasz Luba 				     unsigned long *freq,
6546e7674c3SLukasz Luba 				     unsigned long *target_rate,
6556e7674c3SLukasz Luba 				     unsigned long *target_volt, u32 flags)
6566e7674c3SLukasz Luba {
6576e7674c3SLukasz Luba 	struct dev_pm_opp *opp;
6586e7674c3SLukasz Luba 
6596e7674c3SLukasz Luba 	opp = devfreq_recommended_opp(dmc->dev, freq, flags);
6606e7674c3SLukasz Luba 	if (IS_ERR(opp))
6616e7674c3SLukasz Luba 		return PTR_ERR(opp);
6626e7674c3SLukasz Luba 
6636e7674c3SLukasz Luba 	*target_rate = dev_pm_opp_get_freq(opp);
6646e7674c3SLukasz Luba 	*target_volt = dev_pm_opp_get_voltage(opp);
6656e7674c3SLukasz Luba 	dev_pm_opp_put(opp);
6666e7674c3SLukasz Luba 
6676e7674c3SLukasz Luba 	return 0;
6686e7674c3SLukasz Luba }
6696e7674c3SLukasz Luba 
6706e7674c3SLukasz Luba /**
6716e7674c3SLukasz Luba  * exynos5_dmc_target() - Function responsible for changing frequency of DMC
6726e7674c3SLukasz Luba  * @dev:	device for which the frequency is going to be changed
6736e7674c3SLukasz Luba  * @freq:	requested frequency in KHz
6746e7674c3SLukasz Luba  * @flags:	flags provided for this frequency change request
6756e7674c3SLukasz Luba  *
6766e7674c3SLukasz Luba  * An entry function provided to the devfreq framework which provides frequency
6776e7674c3SLukasz Luba  * change of the DMC. The function gets the possible rate from OPP table based
6786e7674c3SLukasz Luba  * on requested frequency. It calls the next function responsible for the
6796e7674c3SLukasz Luba  * frequency and voltage change. In case of failure, does not set 'curr_rate'
6806e7674c3SLukasz Luba  * and returns error value to the framework.
6816e7674c3SLukasz Luba  */
6826e7674c3SLukasz Luba static int exynos5_dmc_target(struct device *dev, unsigned long *freq,
6836e7674c3SLukasz Luba 			      u32 flags)
6846e7674c3SLukasz Luba {
6856e7674c3SLukasz Luba 	struct exynos5_dmc *dmc = dev_get_drvdata(dev);
6866e7674c3SLukasz Luba 	unsigned long target_rate = 0;
6876e7674c3SLukasz Luba 	unsigned long target_volt = 0;
6886e7674c3SLukasz Luba 	int ret;
6896e7674c3SLukasz Luba 
6906e7674c3SLukasz Luba 	ret = exynos5_dmc_get_volt_freq(dmc, freq, &target_rate, &target_volt,
6916e7674c3SLukasz Luba 					flags);
6926e7674c3SLukasz Luba 
6936e7674c3SLukasz Luba 	if (ret)
6946e7674c3SLukasz Luba 		return ret;
6956e7674c3SLukasz Luba 
6966e7674c3SLukasz Luba 	if (target_rate == dmc->curr_rate)
6976e7674c3SLukasz Luba 		return 0;
6986e7674c3SLukasz Luba 
6996e7674c3SLukasz Luba 	mutex_lock(&dmc->lock);
7006e7674c3SLukasz Luba 
7016e7674c3SLukasz Luba 	ret = exynos5_dmc_change_freq_and_volt(dmc, target_rate, target_volt);
7026e7674c3SLukasz Luba 
7036e7674c3SLukasz Luba 	if (ret) {
7046e7674c3SLukasz Luba 		mutex_unlock(&dmc->lock);
7056e7674c3SLukasz Luba 		return ret;
7066e7674c3SLukasz Luba 	}
7076e7674c3SLukasz Luba 
7086e7674c3SLukasz Luba 	dmc->curr_rate = target_rate;
7096e7674c3SLukasz Luba 
7106e7674c3SLukasz Luba 	mutex_unlock(&dmc->lock);
7116e7674c3SLukasz Luba 	return 0;
7126e7674c3SLukasz Luba }
7136e7674c3SLukasz Luba 
7146e7674c3SLukasz Luba /**
7156e7674c3SLukasz Luba  * exynos5_counters_get() - Gets the performance counters values.
7166e7674c3SLukasz Luba  * @dmc:	device for which the counters are going to be checked
7176e7674c3SLukasz Luba  * @load_count:	variable which is populated with counter value
7186e7674c3SLukasz Luba  * @total_count:	variable which is used as 'wall clock' reference
7196e7674c3SLukasz Luba  *
7206e7674c3SLukasz Luba  * Function which provides performance counters values. It sums up counters for
7216e7674c3SLukasz Luba  * two DMC channels. The 'total_count' is used as a reference and max value.
7226e7674c3SLukasz Luba  * The ratio 'load_count/total_count' shows the busy percentage [0%, 100%].
7236e7674c3SLukasz Luba  */
7246e7674c3SLukasz Luba static int exynos5_counters_get(struct exynos5_dmc *dmc,
7256e7674c3SLukasz Luba 				unsigned long *load_count,
7266e7674c3SLukasz Luba 				unsigned long *total_count)
7276e7674c3SLukasz Luba {
7286e7674c3SLukasz Luba 	unsigned long total = 0;
7296e7674c3SLukasz Luba 	struct devfreq_event_data event;
7306e7674c3SLukasz Luba 	int ret, i;
7316e7674c3SLukasz Luba 
7326e7674c3SLukasz Luba 	*load_count = 0;
7336e7674c3SLukasz Luba 
7346e7674c3SLukasz Luba 	/* Take into account only read+write counters, but stop all */
7356e7674c3SLukasz Luba 	for (i = 0; i < dmc->num_counters; i++) {
7366e7674c3SLukasz Luba 		if (!dmc->counter[i])
7376e7674c3SLukasz Luba 			continue;
7386e7674c3SLukasz Luba 
7396e7674c3SLukasz Luba 		ret = devfreq_event_get_event(dmc->counter[i], &event);
7406e7674c3SLukasz Luba 		if (ret < 0)
7416e7674c3SLukasz Luba 			return ret;
7426e7674c3SLukasz Luba 
7436e7674c3SLukasz Luba 		*load_count += event.load_count;
7446e7674c3SLukasz Luba 
7456e7674c3SLukasz Luba 		if (total < event.total_count)
7466e7674c3SLukasz Luba 			total = event.total_count;
7476e7674c3SLukasz Luba 	}
7486e7674c3SLukasz Luba 
7496e7674c3SLukasz Luba 	*total_count = total;
7506e7674c3SLukasz Luba 
7516e7674c3SLukasz Luba 	return 0;
7526e7674c3SLukasz Luba }
7536e7674c3SLukasz Luba 
7546e7674c3SLukasz Luba /**
755bbf91886SLukasz Luba  * exynos5_dmc_start_perf_events() - Setup and start performance event counters
756bbf91886SLukasz Luba  * @dmc:	device for which the counters are going to be checked
757bbf91886SLukasz Luba  * @beg_value:	initial value for the counter
758bbf91886SLukasz Luba  *
759bbf91886SLukasz Luba  * Function which enables needed counters, interrupts and sets initial values
760bbf91886SLukasz Luba  * then starts the counters.
761bbf91886SLukasz Luba  */
762bbf91886SLukasz Luba static void exynos5_dmc_start_perf_events(struct exynos5_dmc *dmc,
763bbf91886SLukasz Luba 					  u32 beg_value)
764bbf91886SLukasz Luba {
765bbf91886SLukasz Luba 	/* Enable interrupts for counter 2 */
766bbf91886SLukasz Luba 	writel(PERF_CNT2, dmc->base_drexi0 + DREX_INTENS_PPC);
767bbf91886SLukasz Luba 	writel(PERF_CNT2, dmc->base_drexi1 + DREX_INTENS_PPC);
768bbf91886SLukasz Luba 
769bbf91886SLukasz Luba 	/* Enable counter 2 and CCNT  */
770bbf91886SLukasz Luba 	writel(PERF_CNT2 | PERF_CCNT, dmc->base_drexi0 + DREX_CNTENS_PPC);
771bbf91886SLukasz Luba 	writel(PERF_CNT2 | PERF_CCNT, dmc->base_drexi1 + DREX_CNTENS_PPC);
772bbf91886SLukasz Luba 
773bbf91886SLukasz Luba 	/* Clear overflow flag for all counters */
774bbf91886SLukasz Luba 	writel(PERF_CNT2 | PERF_CCNT, dmc->base_drexi0 + DREX_FLAG_PPC);
775bbf91886SLukasz Luba 	writel(PERF_CNT2 | PERF_CCNT, dmc->base_drexi1 + DREX_FLAG_PPC);
776bbf91886SLukasz Luba 
777bbf91886SLukasz Luba 	/* Reset all counters */
778bbf91886SLukasz Luba 	writel(CC_RESET | PPC_COUNTER_RESET, dmc->base_drexi0 + DREX_PMNC_PPC);
779bbf91886SLukasz Luba 	writel(CC_RESET | PPC_COUNTER_RESET, dmc->base_drexi1 + DREX_PMNC_PPC);
780bbf91886SLukasz Luba 
781bbf91886SLukasz Luba 	/*
782bbf91886SLukasz Luba 	 * Set start value for the counters, the number of samples that
783bbf91886SLukasz Luba 	 * will be gathered is calculated as: 0xffffffff - beg_value
784bbf91886SLukasz Luba 	 */
785bbf91886SLukasz Luba 	writel(beg_value, dmc->base_drexi0 + DREX_PMCNT2_PPC);
786bbf91886SLukasz Luba 	writel(beg_value, dmc->base_drexi1 + DREX_PMCNT2_PPC);
787bbf91886SLukasz Luba 
788bbf91886SLukasz Luba 	/* Start all counters */
789bbf91886SLukasz Luba 	writel(PPC_ENABLE, dmc->base_drexi0 + DREX_PMNC_PPC);
790bbf91886SLukasz Luba 	writel(PPC_ENABLE, dmc->base_drexi1 + DREX_PMNC_PPC);
791bbf91886SLukasz Luba }
792bbf91886SLukasz Luba 
793bbf91886SLukasz Luba /**
794bbf91886SLukasz Luba  * exynos5_dmc_perf_events_calc() - Calculate utilization
795bbf91886SLukasz Luba  * @dmc:	device for which the counters are going to be checked
796bbf91886SLukasz Luba  * @diff_ts:	time between last interrupt and current one
797bbf91886SLukasz Luba  *
798bbf91886SLukasz Luba  * Function which calculates needed utilization for the devfreq governor.
799bbf91886SLukasz Luba  * It prepares values for 'busy_time' and 'total_time' based on elapsed time
800bbf91886SLukasz Luba  * between interrupts, which approximates utilization.
801bbf91886SLukasz Luba  */
802bbf91886SLukasz Luba static void exynos5_dmc_perf_events_calc(struct exynos5_dmc *dmc, u64 diff_ts)
803bbf91886SLukasz Luba {
804bbf91886SLukasz Luba 	/*
805bbf91886SLukasz Luba 	 * This is a simple algorithm for managing traffic on DMC.
806bbf91886SLukasz Luba 	 * When there is almost no load the counters overflow every 4s,
807bbf91886SLukasz Luba 	 * no mater the DMC frequency.
808bbf91886SLukasz Luba 	 * The high load might be approximated using linear function.
809bbf91886SLukasz Luba 	 * Knowing that, simple calculation can provide 'busy_time' and
810bbf91886SLukasz Luba 	 * 'total_time' to the devfreq governor which picks up target
811bbf91886SLukasz Luba 	 * frequency.
812bbf91886SLukasz Luba 	 * We want a fast ramp up and slow decay in frequency change function.
813bbf91886SLukasz Luba 	 */
814bbf91886SLukasz Luba 	if (diff_ts < PERF_EVENT_UP_DOWN_THRESHOLD) {
815bbf91886SLukasz Luba 		/*
816bbf91886SLukasz Luba 		 * Set higher utilization for the simple_ondemand governor.
817bbf91886SLukasz Luba 		 * The governor should increase the frequency of the DMC.
818bbf91886SLukasz Luba 		 */
819bbf91886SLukasz Luba 		dmc->load = 70;
820bbf91886SLukasz Luba 		dmc->total = 100;
821bbf91886SLukasz Luba 	} else {
822bbf91886SLukasz Luba 		/*
823bbf91886SLukasz Luba 		 * Set low utilization for the simple_ondemand governor.
824bbf91886SLukasz Luba 		 * The governor should decrease the frequency of the DMC.
825bbf91886SLukasz Luba 		 */
826bbf91886SLukasz Luba 		dmc->load = 35;
827bbf91886SLukasz Luba 		dmc->total = 100;
828bbf91886SLukasz Luba 	}
829bbf91886SLukasz Luba 
830bbf91886SLukasz Luba 	dev_dbg(dmc->dev, "diff_ts=%llu\n", diff_ts);
831bbf91886SLukasz Luba }
832bbf91886SLukasz Luba 
833bbf91886SLukasz Luba /**
834bbf91886SLukasz Luba  * exynos5_dmc_perf_events_check() - Checks the status of the counters
835bbf91886SLukasz Luba  * @dmc:	device for which the counters are going to be checked
836bbf91886SLukasz Luba  *
837bbf91886SLukasz Luba  * Function which is called from threaded IRQ to check the counters state
838bbf91886SLukasz Luba  * and to call approximation for the needed utilization.
839bbf91886SLukasz Luba  */
840bbf91886SLukasz Luba static void exynos5_dmc_perf_events_check(struct exynos5_dmc *dmc)
841bbf91886SLukasz Luba {
842bbf91886SLukasz Luba 	u32 val;
843bbf91886SLukasz Luba 	u64 diff_ts, ts;
844bbf91886SLukasz Luba 
845bbf91886SLukasz Luba 	ts = ktime_get_ns();
846bbf91886SLukasz Luba 
847bbf91886SLukasz Luba 	/* Stop all counters */
848bbf91886SLukasz Luba 	writel(0, dmc->base_drexi0 + DREX_PMNC_PPC);
849bbf91886SLukasz Luba 	writel(0, dmc->base_drexi1 + DREX_PMNC_PPC);
850bbf91886SLukasz Luba 
851bbf91886SLukasz Luba 	/* Check the source in interrupt flag registers (which channel) */
852bbf91886SLukasz Luba 	val = readl(dmc->base_drexi0 + DREX_FLAG_PPC);
853bbf91886SLukasz Luba 	if (val) {
854bbf91886SLukasz Luba 		diff_ts = ts - dmc->last_overflow_ts[0];
855bbf91886SLukasz Luba 		dmc->last_overflow_ts[0] = ts;
856bbf91886SLukasz Luba 		dev_dbg(dmc->dev, "drex0 0xE050 val= 0x%08x\n",  val);
857bbf91886SLukasz Luba 	} else {
858bbf91886SLukasz Luba 		val = readl(dmc->base_drexi1 + DREX_FLAG_PPC);
859bbf91886SLukasz Luba 		diff_ts = ts - dmc->last_overflow_ts[1];
860bbf91886SLukasz Luba 		dmc->last_overflow_ts[1] = ts;
861bbf91886SLukasz Luba 		dev_dbg(dmc->dev, "drex1 0xE050 val= 0x%08x\n",  val);
862bbf91886SLukasz Luba 	}
863bbf91886SLukasz Luba 
864bbf91886SLukasz Luba 	exynos5_dmc_perf_events_calc(dmc, diff_ts);
865bbf91886SLukasz Luba 
866bbf91886SLukasz Luba 	exynos5_dmc_start_perf_events(dmc, PERF_COUNTER_START_VALUE);
867bbf91886SLukasz Luba }
868bbf91886SLukasz Luba 
869bbf91886SLukasz Luba /**
870bbf91886SLukasz Luba  * exynos5_dmc_enable_perf_events() - Enable performance events
871bbf91886SLukasz Luba  * @dmc:	device for which the counters are going to be checked
872bbf91886SLukasz Luba  *
873bbf91886SLukasz Luba  * Function which is setup needed environment and enables counters.
874bbf91886SLukasz Luba  */
875bbf91886SLukasz Luba static void exynos5_dmc_enable_perf_events(struct exynos5_dmc *dmc)
876bbf91886SLukasz Luba {
877bbf91886SLukasz Luba 	u64 ts;
878bbf91886SLukasz Luba 
879bbf91886SLukasz Luba 	/* Enable Performance Event Clock */
880bbf91886SLukasz Luba 	writel(PEREV_CLK_EN, dmc->base_drexi0 + DREX_PPCCLKCON);
881bbf91886SLukasz Luba 	writel(PEREV_CLK_EN, dmc->base_drexi1 + DREX_PPCCLKCON);
882bbf91886SLukasz Luba 
883bbf91886SLukasz Luba 	/* Select read transfers as performance event2 */
884bbf91886SLukasz Luba 	writel(READ_TRANSFER_CH0, dmc->base_drexi0 + DREX_PEREV2CONFIG);
885bbf91886SLukasz Luba 	writel(READ_TRANSFER_CH1, dmc->base_drexi1 + DREX_PEREV2CONFIG);
886bbf91886SLukasz Luba 
887bbf91886SLukasz Luba 	ts = ktime_get_ns();
888bbf91886SLukasz Luba 	dmc->last_overflow_ts[0] = ts;
889bbf91886SLukasz Luba 	dmc->last_overflow_ts[1] = ts;
890bbf91886SLukasz Luba 
891bbf91886SLukasz Luba 	/* Devfreq shouldn't be faster than initialization, play safe though. */
892bbf91886SLukasz Luba 	dmc->load = 99;
893bbf91886SLukasz Luba 	dmc->total = 100;
894bbf91886SLukasz Luba }
895bbf91886SLukasz Luba 
896bbf91886SLukasz Luba /**
897bbf91886SLukasz Luba  * exynos5_dmc_disable_perf_events() - Disable performance events
898bbf91886SLukasz Luba  * @dmc:	device for which the counters are going to be checked
899bbf91886SLukasz Luba  *
900bbf91886SLukasz Luba  * Function which stops, disables performance event counters and interrupts.
901bbf91886SLukasz Luba  */
902bbf91886SLukasz Luba static void exynos5_dmc_disable_perf_events(struct exynos5_dmc *dmc)
903bbf91886SLukasz Luba {
904bbf91886SLukasz Luba 	/* Stop all counters */
905bbf91886SLukasz Luba 	writel(0, dmc->base_drexi0 + DREX_PMNC_PPC);
906bbf91886SLukasz Luba 	writel(0, dmc->base_drexi1 + DREX_PMNC_PPC);
907bbf91886SLukasz Luba 
908bbf91886SLukasz Luba 	/* Disable interrupts for counter 2 */
909bbf91886SLukasz Luba 	writel(PERF_CNT2, dmc->base_drexi0 + DREX_INTENC_PPC);
910bbf91886SLukasz Luba 	writel(PERF_CNT2, dmc->base_drexi1 + DREX_INTENC_PPC);
911bbf91886SLukasz Luba 
912bbf91886SLukasz Luba 	/* Disable counter 2 and CCNT  */
913bbf91886SLukasz Luba 	writel(PERF_CNT2 | PERF_CCNT, dmc->base_drexi0 + DREX_CNTENC_PPC);
914bbf91886SLukasz Luba 	writel(PERF_CNT2 | PERF_CCNT, dmc->base_drexi1 + DREX_CNTENC_PPC);
915bbf91886SLukasz Luba 
916bbf91886SLukasz Luba 	/* Clear overflow flag for all counters */
917bbf91886SLukasz Luba 	writel(PERF_CNT2 | PERF_CCNT, dmc->base_drexi0 + DREX_FLAG_PPC);
918bbf91886SLukasz Luba 	writel(PERF_CNT2 | PERF_CCNT, dmc->base_drexi1 + DREX_FLAG_PPC);
919bbf91886SLukasz Luba }
920bbf91886SLukasz Luba 
921bbf91886SLukasz Luba /**
9226e7674c3SLukasz Luba  * exynos5_dmc_get_status() - Read current DMC performance statistics.
9236e7674c3SLukasz Luba  * @dev:	device for which the statistics are requested
9246e7674c3SLukasz Luba  * @stat:	structure which has statistic fields
9256e7674c3SLukasz Luba  *
9266e7674c3SLukasz Luba  * Function reads the DMC performance counters and calculates 'busy_time'
9276e7674c3SLukasz Luba  * and 'total_time'. To protect from overflow, the values are shifted right
9286e7674c3SLukasz Luba  * by 10. After read out the counters are setup to count again.
9296e7674c3SLukasz Luba  */
9306e7674c3SLukasz Luba static int exynos5_dmc_get_status(struct device *dev,
9316e7674c3SLukasz Luba 				  struct devfreq_dev_status *stat)
9326e7674c3SLukasz Luba {
9336e7674c3SLukasz Luba 	struct exynos5_dmc *dmc = dev_get_drvdata(dev);
9346e7674c3SLukasz Luba 	unsigned long load, total;
9356e7674c3SLukasz Luba 	int ret;
9366e7674c3SLukasz Luba 
937bbf91886SLukasz Luba 	if (dmc->in_irq_mode) {
9387f7d9e1eSLukasz Luba 		mutex_lock(&dmc->lock);
939bbf91886SLukasz Luba 		stat->current_frequency = dmc->curr_rate;
9407f7d9e1eSLukasz Luba 		mutex_unlock(&dmc->lock);
9417f7d9e1eSLukasz Luba 
942bbf91886SLukasz Luba 		stat->busy_time = dmc->load;
943bbf91886SLukasz Luba 		stat->total_time = dmc->total;
944bbf91886SLukasz Luba 	} else {
9456e7674c3SLukasz Luba 		ret = exynos5_counters_get(dmc, &load, &total);
9466e7674c3SLukasz Luba 		if (ret < 0)
9476e7674c3SLukasz Luba 			return -EINVAL;
9486e7674c3SLukasz Luba 
949bbf91886SLukasz Luba 		/* To protect from overflow, divide by 1024 */
9506e7674c3SLukasz Luba 		stat->busy_time = load >> 10;
9516e7674c3SLukasz Luba 		stat->total_time = total >> 10;
9526e7674c3SLukasz Luba 
9536e7674c3SLukasz Luba 		ret = exynos5_counters_set_event(dmc);
9546e7674c3SLukasz Luba 		if (ret < 0) {
9556e7674c3SLukasz Luba 			dev_err(dev, "could not set event counter\n");
9566e7674c3SLukasz Luba 			return ret;
9576e7674c3SLukasz Luba 		}
958bbf91886SLukasz Luba 	}
9596e7674c3SLukasz Luba 
9606e7674c3SLukasz Luba 	return 0;
9616e7674c3SLukasz Luba }
9626e7674c3SLukasz Luba 
9636e7674c3SLukasz Luba /**
9646e7674c3SLukasz Luba  * exynos5_dmc_get_cur_freq() - Function returns current DMC frequency
9656e7674c3SLukasz Luba  * @dev:	device for which the framework checks operating frequency
9666e7674c3SLukasz Luba  * @freq:	returned frequency value
9676e7674c3SLukasz Luba  *
9686e7674c3SLukasz Luba  * It returns the currently used frequency of the DMC. The real operating
9696e7674c3SLukasz Luba  * frequency might be lower when the clock source value could not be divided
9706e7674c3SLukasz Luba  * to the requested value.
9716e7674c3SLukasz Luba  */
9726e7674c3SLukasz Luba static int exynos5_dmc_get_cur_freq(struct device *dev, unsigned long *freq)
9736e7674c3SLukasz Luba {
9746e7674c3SLukasz Luba 	struct exynos5_dmc *dmc = dev_get_drvdata(dev);
9756e7674c3SLukasz Luba 
9766e7674c3SLukasz Luba 	mutex_lock(&dmc->lock);
9776e7674c3SLukasz Luba 	*freq = dmc->curr_rate;
9786e7674c3SLukasz Luba 	mutex_unlock(&dmc->lock);
9796e7674c3SLukasz Luba 
9806e7674c3SLukasz Luba 	return 0;
9816e7674c3SLukasz Luba }
9826e7674c3SLukasz Luba 
9834c2af5ddSKrzysztof Kozlowski /*
9846e7674c3SLukasz Luba  * exynos5_dmc_df_profile - Devfreq governor's profile structure
9856e7674c3SLukasz Luba  *
9866e7674c3SLukasz Luba  * It provides to the devfreq framework needed functions and polling period.
9876e7674c3SLukasz Luba  */
9886e7674c3SLukasz Luba static struct devfreq_dev_profile exynos5_dmc_df_profile = {
989ae8eb8baSChanwoo Choi 	.timer = DEVFREQ_TIMER_DELAYED,
9906e7674c3SLukasz Luba 	.target = exynos5_dmc_target,
9916e7674c3SLukasz Luba 	.get_dev_status = exynos5_dmc_get_status,
9926e7674c3SLukasz Luba 	.get_cur_freq = exynos5_dmc_get_cur_freq,
9936e7674c3SLukasz Luba };
9946e7674c3SLukasz Luba 
9956e7674c3SLukasz Luba /**
9960e9bc420SKrzysztof Kozlowski  * exynos5_dmc_align_init_freq() - Align initial frequency value
9976e7674c3SLukasz Luba  * @dmc:	device for which the frequency is going to be set
9986e7674c3SLukasz Luba  * @bootloader_init_freq:	initial frequency set by the bootloader in KHz
9996e7674c3SLukasz Luba  *
10006e7674c3SLukasz Luba  * The initial bootloader frequency, which is present during boot, might be
10016e7674c3SLukasz Luba  * different that supported frequency values in the driver. It is possible
10026e7674c3SLukasz Luba  * due to different PLL settings or used PLL as a source.
10036e7674c3SLukasz Luba  * This function provides the 'initial_freq' for the devfreq framework
10046e7674c3SLukasz Luba  * statistics engine which supports only registered values. Thus, some alignment
10056e7674c3SLukasz Luba  * must be made.
10066e7674c3SLukasz Luba  */
1007d51e6a69SLukasz Luba static unsigned long
10086e7674c3SLukasz Luba exynos5_dmc_align_init_freq(struct exynos5_dmc *dmc,
10096e7674c3SLukasz Luba 			    unsigned long bootloader_init_freq)
10106e7674c3SLukasz Luba {
10116e7674c3SLukasz Luba 	unsigned long aligned_freq;
10126e7674c3SLukasz Luba 	int idx;
10136e7674c3SLukasz Luba 
10146e7674c3SLukasz Luba 	idx = find_target_freq_idx(dmc, bootloader_init_freq);
10156e7674c3SLukasz Luba 	if (idx >= 0)
10166e7674c3SLukasz Luba 		aligned_freq = dmc->opp[idx].freq_hz;
10176e7674c3SLukasz Luba 	else
10186e7674c3SLukasz Luba 		aligned_freq = dmc->opp[dmc->opp_count - 1].freq_hz;
10196e7674c3SLukasz Luba 
10206e7674c3SLukasz Luba 	return aligned_freq;
10216e7674c3SLukasz Luba }
10226e7674c3SLukasz Luba 
10236e7674c3SLukasz Luba /**
10246e7674c3SLukasz Luba  * create_timings_aligned() - Create register values and align with standard
10256e7674c3SLukasz Luba  * @dmc:	device for which the frequency is going to be set
10264c2af5ddSKrzysztof Kozlowski  * @reg_timing_row:	array to fill with values for timing row register
10274c2af5ddSKrzysztof Kozlowski  * @reg_timing_data:	array to fill with values for timing data register
10284c2af5ddSKrzysztof Kozlowski  * @reg_timing_power:	array to fill with values for timing power register
10296e7674c3SLukasz Luba  * @clk_period_ps:	the period of the clock, known as tCK
10306e7674c3SLukasz Luba  *
10316e7674c3SLukasz Luba  * The function calculates timings and creates a register value ready for
10326e7674c3SLukasz Luba  * a frequency transition. The register contains a few timings. They are
10336e7674c3SLukasz Luba  * shifted by a known offset. The timing value is calculated based on memory
10346e7674c3SLukasz Luba  * specyfication: minimal time required and minimal cycles required.
10356e7674c3SLukasz Luba  */
10366e7674c3SLukasz Luba static int create_timings_aligned(struct exynos5_dmc *dmc, u32 *reg_timing_row,
10376e7674c3SLukasz Luba 				  u32 *reg_timing_data, u32 *reg_timing_power,
10386e7674c3SLukasz Luba 				  u32 clk_period_ps)
10396e7674c3SLukasz Luba {
10406e7674c3SLukasz Luba 	u32 val;
10416e7674c3SLukasz Luba 	const struct timing_reg *reg;
10426e7674c3SLukasz Luba 
10436e7674c3SLukasz Luba 	if (clk_period_ps == 0)
10446e7674c3SLukasz Luba 		return -EINVAL;
10456e7674c3SLukasz Luba 
10466e7674c3SLukasz Luba 	*reg_timing_row = 0;
10476e7674c3SLukasz Luba 	*reg_timing_data = 0;
10486e7674c3SLukasz Luba 	*reg_timing_power = 0;
10496e7674c3SLukasz Luba 
10506e7674c3SLukasz Luba 	val = dmc->timings->tRFC / clk_period_ps;
10516e7674c3SLukasz Luba 	val += dmc->timings->tRFC % clk_period_ps ? 1 : 0;
10526e7674c3SLukasz Luba 	val = max(val, dmc->min_tck->tRFC);
1053bb0ebc7dSKrzysztof Kozlowski 	reg = &timing_row_reg_fields[0];
10546e7674c3SLukasz Luba 	*reg_timing_row |= TIMING_VAL2REG(reg, val);
10556e7674c3SLukasz Luba 
10566e7674c3SLukasz Luba 	val = dmc->timings->tRRD / clk_period_ps;
10576e7674c3SLukasz Luba 	val += dmc->timings->tRRD % clk_period_ps ? 1 : 0;
10586e7674c3SLukasz Luba 	val = max(val, dmc->min_tck->tRRD);
1059bb0ebc7dSKrzysztof Kozlowski 	reg = &timing_row_reg_fields[1];
10606e7674c3SLukasz Luba 	*reg_timing_row |= TIMING_VAL2REG(reg, val);
10616e7674c3SLukasz Luba 
10626e7674c3SLukasz Luba 	val = dmc->timings->tRPab / clk_period_ps;
10636e7674c3SLukasz Luba 	val += dmc->timings->tRPab % clk_period_ps ? 1 : 0;
10646e7674c3SLukasz Luba 	val = max(val, dmc->min_tck->tRPab);
1065bb0ebc7dSKrzysztof Kozlowski 	reg = &timing_row_reg_fields[2];
10666e7674c3SLukasz Luba 	*reg_timing_row |= TIMING_VAL2REG(reg, val);
10676e7674c3SLukasz Luba 
10686e7674c3SLukasz Luba 	val = dmc->timings->tRCD / clk_period_ps;
10696e7674c3SLukasz Luba 	val += dmc->timings->tRCD % clk_period_ps ? 1 : 0;
10706e7674c3SLukasz Luba 	val = max(val, dmc->min_tck->tRCD);
1071bb0ebc7dSKrzysztof Kozlowski 	reg = &timing_row_reg_fields[3];
10726e7674c3SLukasz Luba 	*reg_timing_row |= TIMING_VAL2REG(reg, val);
10736e7674c3SLukasz Luba 
10746e7674c3SLukasz Luba 	val = dmc->timings->tRC / clk_period_ps;
10756e7674c3SLukasz Luba 	val += dmc->timings->tRC % clk_period_ps ? 1 : 0;
10766e7674c3SLukasz Luba 	val = max(val, dmc->min_tck->tRC);
1077bb0ebc7dSKrzysztof Kozlowski 	reg = &timing_row_reg_fields[4];
10786e7674c3SLukasz Luba 	*reg_timing_row |= TIMING_VAL2REG(reg, val);
10796e7674c3SLukasz Luba 
10806e7674c3SLukasz Luba 	val = dmc->timings->tRAS / clk_period_ps;
10816e7674c3SLukasz Luba 	val += dmc->timings->tRAS % clk_period_ps ? 1 : 0;
10826e7674c3SLukasz Luba 	val = max(val, dmc->min_tck->tRAS);
1083bb0ebc7dSKrzysztof Kozlowski 	reg = &timing_row_reg_fields[5];
10846e7674c3SLukasz Luba 	*reg_timing_row |= TIMING_VAL2REG(reg, val);
10856e7674c3SLukasz Luba 
10866e7674c3SLukasz Luba 	/* data related timings */
10876e7674c3SLukasz Luba 	val = dmc->timings->tWTR / clk_period_ps;
10886e7674c3SLukasz Luba 	val += dmc->timings->tWTR % clk_period_ps ? 1 : 0;
10896e7674c3SLukasz Luba 	val = max(val, dmc->min_tck->tWTR);
1090bb0ebc7dSKrzysztof Kozlowski 	reg = &timing_data_reg_fields[0];
10916e7674c3SLukasz Luba 	*reg_timing_data |= TIMING_VAL2REG(reg, val);
10926e7674c3SLukasz Luba 
10936e7674c3SLukasz Luba 	val = dmc->timings->tWR / clk_period_ps;
10946e7674c3SLukasz Luba 	val += dmc->timings->tWR % clk_period_ps ? 1 : 0;
10956e7674c3SLukasz Luba 	val = max(val, dmc->min_tck->tWR);
1096bb0ebc7dSKrzysztof Kozlowski 	reg = &timing_data_reg_fields[1];
10976e7674c3SLukasz Luba 	*reg_timing_data |= TIMING_VAL2REG(reg, val);
10986e7674c3SLukasz Luba 
10996e7674c3SLukasz Luba 	val = dmc->timings->tRTP / clk_period_ps;
11006e7674c3SLukasz Luba 	val += dmc->timings->tRTP % clk_period_ps ? 1 : 0;
11016e7674c3SLukasz Luba 	val = max(val, dmc->min_tck->tRTP);
1102bb0ebc7dSKrzysztof Kozlowski 	reg = &timing_data_reg_fields[2];
11036e7674c3SLukasz Luba 	*reg_timing_data |= TIMING_VAL2REG(reg, val);
11046e7674c3SLukasz Luba 
11056e7674c3SLukasz Luba 	val = dmc->timings->tW2W_C2C / clk_period_ps;
11066e7674c3SLukasz Luba 	val += dmc->timings->tW2W_C2C % clk_period_ps ? 1 : 0;
11076e7674c3SLukasz Luba 	val = max(val, dmc->min_tck->tW2W_C2C);
1108bb0ebc7dSKrzysztof Kozlowski 	reg = &timing_data_reg_fields[3];
11096e7674c3SLukasz Luba 	*reg_timing_data |= TIMING_VAL2REG(reg, val);
11106e7674c3SLukasz Luba 
11116e7674c3SLukasz Luba 	val = dmc->timings->tR2R_C2C / clk_period_ps;
11126e7674c3SLukasz Luba 	val += dmc->timings->tR2R_C2C % clk_period_ps ? 1 : 0;
11136e7674c3SLukasz Luba 	val = max(val, dmc->min_tck->tR2R_C2C);
1114bb0ebc7dSKrzysztof Kozlowski 	reg = &timing_data_reg_fields[4];
11156e7674c3SLukasz Luba 	*reg_timing_data |= TIMING_VAL2REG(reg, val);
11166e7674c3SLukasz Luba 
11176e7674c3SLukasz Luba 	val = dmc->timings->tWL / clk_period_ps;
11186e7674c3SLukasz Luba 	val += dmc->timings->tWL % clk_period_ps ? 1 : 0;
11196e7674c3SLukasz Luba 	val = max(val, dmc->min_tck->tWL);
1120bb0ebc7dSKrzysztof Kozlowski 	reg = &timing_data_reg_fields[5];
11216e7674c3SLukasz Luba 	*reg_timing_data |= TIMING_VAL2REG(reg, val);
11226e7674c3SLukasz Luba 
11236e7674c3SLukasz Luba 	val = dmc->timings->tDQSCK / clk_period_ps;
11246e7674c3SLukasz Luba 	val += dmc->timings->tDQSCK % clk_period_ps ? 1 : 0;
11256e7674c3SLukasz Luba 	val = max(val, dmc->min_tck->tDQSCK);
1126bb0ebc7dSKrzysztof Kozlowski 	reg = &timing_data_reg_fields[6];
11276e7674c3SLukasz Luba 	*reg_timing_data |= TIMING_VAL2REG(reg, val);
11286e7674c3SLukasz Luba 
11296e7674c3SLukasz Luba 	val = dmc->timings->tRL / clk_period_ps;
11306e7674c3SLukasz Luba 	val += dmc->timings->tRL % clk_period_ps ? 1 : 0;
11316e7674c3SLukasz Luba 	val = max(val, dmc->min_tck->tRL);
1132bb0ebc7dSKrzysztof Kozlowski 	reg = &timing_data_reg_fields[7];
11336e7674c3SLukasz Luba 	*reg_timing_data |= TIMING_VAL2REG(reg, val);
11346e7674c3SLukasz Luba 
11356e7674c3SLukasz Luba 	/* power related timings */
11366e7674c3SLukasz Luba 	val = dmc->timings->tFAW / clk_period_ps;
11376e7674c3SLukasz Luba 	val += dmc->timings->tFAW % clk_period_ps ? 1 : 0;
11384bff7214SBernard Zhao 	val = max(val, dmc->min_tck->tFAW);
1139bb0ebc7dSKrzysztof Kozlowski 	reg = &timing_power_reg_fields[0];
11406e7674c3SLukasz Luba 	*reg_timing_power |= TIMING_VAL2REG(reg, val);
11416e7674c3SLukasz Luba 
11426e7674c3SLukasz Luba 	val = dmc->timings->tXSR / clk_period_ps;
11436e7674c3SLukasz Luba 	val += dmc->timings->tXSR % clk_period_ps ? 1 : 0;
11446e7674c3SLukasz Luba 	val = max(val, dmc->min_tck->tXSR);
1145bb0ebc7dSKrzysztof Kozlowski 	reg = &timing_power_reg_fields[1];
11466e7674c3SLukasz Luba 	*reg_timing_power |= TIMING_VAL2REG(reg, val);
11476e7674c3SLukasz Luba 
11486e7674c3SLukasz Luba 	val = dmc->timings->tXP / clk_period_ps;
11496e7674c3SLukasz Luba 	val += dmc->timings->tXP % clk_period_ps ? 1 : 0;
11506e7674c3SLukasz Luba 	val = max(val, dmc->min_tck->tXP);
1151bb0ebc7dSKrzysztof Kozlowski 	reg = &timing_power_reg_fields[2];
11526e7674c3SLukasz Luba 	*reg_timing_power |= TIMING_VAL2REG(reg, val);
11536e7674c3SLukasz Luba 
11546e7674c3SLukasz Luba 	val = dmc->timings->tCKE / clk_period_ps;
11556e7674c3SLukasz Luba 	val += dmc->timings->tCKE % clk_period_ps ? 1 : 0;
11566e7674c3SLukasz Luba 	val = max(val, dmc->min_tck->tCKE);
1157bb0ebc7dSKrzysztof Kozlowski 	reg = &timing_power_reg_fields[3];
11586e7674c3SLukasz Luba 	*reg_timing_power |= TIMING_VAL2REG(reg, val);
11596e7674c3SLukasz Luba 
11606e7674c3SLukasz Luba 	val = dmc->timings->tMRD / clk_period_ps;
11616e7674c3SLukasz Luba 	val += dmc->timings->tMRD % clk_period_ps ? 1 : 0;
11626e7674c3SLukasz Luba 	val = max(val, dmc->min_tck->tMRD);
1163bb0ebc7dSKrzysztof Kozlowski 	reg = &timing_power_reg_fields[4];
11646e7674c3SLukasz Luba 	*reg_timing_power |= TIMING_VAL2REG(reg, val);
11656e7674c3SLukasz Luba 
11666e7674c3SLukasz Luba 	return 0;
11676e7674c3SLukasz Luba }
11686e7674c3SLukasz Luba 
11696e7674c3SLukasz Luba /**
11706e7674c3SLukasz Luba  * of_get_dram_timings() - helper function for parsing DT settings for DRAM
11716e7674c3SLukasz Luba  * @dmc:        device for which the frequency is going to be set
11726e7674c3SLukasz Luba  *
11736e7674c3SLukasz Luba  * The function parses DT entries with DRAM information.
11746e7674c3SLukasz Luba  */
11756e7674c3SLukasz Luba static int of_get_dram_timings(struct exynos5_dmc *dmc)
11766e7674c3SLukasz Luba {
11776e7674c3SLukasz Luba 	int ret = 0;
11786e7674c3SLukasz Luba 	int idx;
11796e7674c3SLukasz Luba 	struct device_node *np_ddr;
11806e7674c3SLukasz Luba 	u32 freq_mhz, clk_period_ps;
11816e7674c3SLukasz Luba 
11826e7674c3SLukasz Luba 	np_ddr = of_parse_phandle(dmc->dev->of_node, "device-handle", 0);
11836e7674c3SLukasz Luba 	if (!np_ddr) {
11846e7674c3SLukasz Luba 		dev_warn(dmc->dev, "could not find 'device-handle' in DT\n");
11856e7674c3SLukasz Luba 		return -EINVAL;
11866e7674c3SLukasz Luba 	}
11876e7674c3SLukasz Luba 
11886e7674c3SLukasz Luba 	dmc->timing_row = devm_kmalloc_array(dmc->dev, TIMING_COUNT,
11896e7674c3SLukasz Luba 					     sizeof(u32), GFP_KERNEL);
11906e7674c3SLukasz Luba 	if (!dmc->timing_row)
11916e7674c3SLukasz Luba 		return -ENOMEM;
11926e7674c3SLukasz Luba 
11936e7674c3SLukasz Luba 	dmc->timing_data = devm_kmalloc_array(dmc->dev, TIMING_COUNT,
11946e7674c3SLukasz Luba 					      sizeof(u32), GFP_KERNEL);
11956e7674c3SLukasz Luba 	if (!dmc->timing_data)
11966e7674c3SLukasz Luba 		return -ENOMEM;
11976e7674c3SLukasz Luba 
11986e7674c3SLukasz Luba 	dmc->timing_power = devm_kmalloc_array(dmc->dev, TIMING_COUNT,
11996e7674c3SLukasz Luba 					       sizeof(u32), GFP_KERNEL);
12006e7674c3SLukasz Luba 	if (!dmc->timing_power)
12016e7674c3SLukasz Luba 		return -ENOMEM;
12026e7674c3SLukasz Luba 
12036e7674c3SLukasz Luba 	dmc->timings = of_lpddr3_get_ddr_timings(np_ddr, dmc->dev,
12046e7674c3SLukasz Luba 						 DDR_TYPE_LPDDR3,
12056e7674c3SLukasz Luba 						 &dmc->timings_arr_size);
12066e7674c3SLukasz Luba 	if (!dmc->timings) {
12076e7674c3SLukasz Luba 		of_node_put(np_ddr);
12086e7674c3SLukasz Luba 		dev_warn(dmc->dev, "could not get timings from DT\n");
12096e7674c3SLukasz Luba 		return -EINVAL;
12106e7674c3SLukasz Luba 	}
12116e7674c3SLukasz Luba 
12126e7674c3SLukasz Luba 	dmc->min_tck = of_lpddr3_get_min_tck(np_ddr, dmc->dev);
12136e7674c3SLukasz Luba 	if (!dmc->min_tck) {
12146e7674c3SLukasz Luba 		of_node_put(np_ddr);
12156e7674c3SLukasz Luba 		dev_warn(dmc->dev, "could not get tck from DT\n");
12166e7674c3SLukasz Luba 		return -EINVAL;
12176e7674c3SLukasz Luba 	}
12186e7674c3SLukasz Luba 
12196e7674c3SLukasz Luba 	/* Sorted array of OPPs with frequency ascending */
12206e7674c3SLukasz Luba 	for (idx = 0; idx < dmc->opp_count; idx++) {
12216e7674c3SLukasz Luba 		freq_mhz = dmc->opp[idx].freq_hz / 1000000;
12226e7674c3SLukasz Luba 		clk_period_ps = 1000000 / freq_mhz;
12236e7674c3SLukasz Luba 
12246e7674c3SLukasz Luba 		ret = create_timings_aligned(dmc, &dmc->timing_row[idx],
12256e7674c3SLukasz Luba 					     &dmc->timing_data[idx],
12266e7674c3SLukasz Luba 					     &dmc->timing_power[idx],
12276e7674c3SLukasz Luba 					     clk_period_ps);
12286e7674c3SLukasz Luba 	}
12296e7674c3SLukasz Luba 
12306e7674c3SLukasz Luba 	of_node_put(np_ddr);
12316e7674c3SLukasz Luba 
12326e7674c3SLukasz Luba 	/* Take the highest frequency's timings as 'bypass' */
12336e7674c3SLukasz Luba 	dmc->bypass_timing_row = dmc->timing_row[idx - 1];
12346e7674c3SLukasz Luba 	dmc->bypass_timing_data = dmc->timing_data[idx - 1];
12356e7674c3SLukasz Luba 	dmc->bypass_timing_power = dmc->timing_power[idx - 1];
12366e7674c3SLukasz Luba 
12376e7674c3SLukasz Luba 	return ret;
12386e7674c3SLukasz Luba }
12396e7674c3SLukasz Luba 
12406e7674c3SLukasz Luba /**
12416e7674c3SLukasz Luba  * exynos5_dmc_init_clks() - Initialize clocks needed for DMC operation.
12426e7674c3SLukasz Luba  * @dmc:	DMC structure containing needed fields
12436e7674c3SLukasz Luba  *
12446e7674c3SLukasz Luba  * Get the needed clocks defined in DT device, enable and set the right parents.
12456e7674c3SLukasz Luba  * Read current frequency and initialize the initial rate for governor.
12466e7674c3SLukasz Luba  */
12476e7674c3SLukasz Luba static int exynos5_dmc_init_clks(struct exynos5_dmc *dmc)
12486e7674c3SLukasz Luba {
12496e7674c3SLukasz Luba 	int ret;
12506e7674c3SLukasz Luba 	unsigned long target_volt = 0;
12516e7674c3SLukasz Luba 	unsigned long target_rate = 0;
12526e7674c3SLukasz Luba 	unsigned int tmp;
12536e7674c3SLukasz Luba 
12546e7674c3SLukasz Luba 	dmc->fout_spll = devm_clk_get(dmc->dev, "fout_spll");
12556e7674c3SLukasz Luba 	if (IS_ERR(dmc->fout_spll))
12566e7674c3SLukasz Luba 		return PTR_ERR(dmc->fout_spll);
12576e7674c3SLukasz Luba 
12586e7674c3SLukasz Luba 	dmc->fout_bpll = devm_clk_get(dmc->dev, "fout_bpll");
12596e7674c3SLukasz Luba 	if (IS_ERR(dmc->fout_bpll))
12606e7674c3SLukasz Luba 		return PTR_ERR(dmc->fout_bpll);
12616e7674c3SLukasz Luba 
12626e7674c3SLukasz Luba 	dmc->mout_mclk_cdrex = devm_clk_get(dmc->dev, "mout_mclk_cdrex");
12636e7674c3SLukasz Luba 	if (IS_ERR(dmc->mout_mclk_cdrex))
12646e7674c3SLukasz Luba 		return PTR_ERR(dmc->mout_mclk_cdrex);
12656e7674c3SLukasz Luba 
12666e7674c3SLukasz Luba 	dmc->mout_bpll = devm_clk_get(dmc->dev, "mout_bpll");
12676e7674c3SLukasz Luba 	if (IS_ERR(dmc->mout_bpll))
12686e7674c3SLukasz Luba 		return PTR_ERR(dmc->mout_bpll);
12696e7674c3SLukasz Luba 
12706e7674c3SLukasz Luba 	dmc->mout_mx_mspll_ccore = devm_clk_get(dmc->dev,
12716e7674c3SLukasz Luba 						"mout_mx_mspll_ccore");
12726e7674c3SLukasz Luba 	if (IS_ERR(dmc->mout_mx_mspll_ccore))
12736e7674c3SLukasz Luba 		return PTR_ERR(dmc->mout_mx_mspll_ccore);
12746e7674c3SLukasz Luba 
12756e7674c3SLukasz Luba 	dmc->mout_spll = devm_clk_get(dmc->dev, "ff_dout_spll2");
12766e7674c3SLukasz Luba 	if (IS_ERR(dmc->mout_spll)) {
12776e7674c3SLukasz Luba 		dmc->mout_spll = devm_clk_get(dmc->dev, "mout_sclk_spll");
12786e7674c3SLukasz Luba 		if (IS_ERR(dmc->mout_spll))
12796e7674c3SLukasz Luba 			return PTR_ERR(dmc->mout_spll);
12806e7674c3SLukasz Luba 	}
12816e7674c3SLukasz Luba 
12826e7674c3SLukasz Luba 	/*
12836e7674c3SLukasz Luba 	 * Convert frequency to KHz values and set it for the governor.
12846e7674c3SLukasz Luba 	 */
12856e7674c3SLukasz Luba 	dmc->curr_rate = clk_get_rate(dmc->mout_mclk_cdrex);
12866e7674c3SLukasz Luba 	dmc->curr_rate = exynos5_dmc_align_init_freq(dmc, dmc->curr_rate);
12876e7674c3SLukasz Luba 	exynos5_dmc_df_profile.initial_freq = dmc->curr_rate;
12886e7674c3SLukasz Luba 
12896e7674c3SLukasz Luba 	ret = exynos5_dmc_get_volt_freq(dmc, &dmc->curr_rate, &target_rate,
12906e7674c3SLukasz Luba 					&target_volt, 0);
12916e7674c3SLukasz Luba 	if (ret)
12926e7674c3SLukasz Luba 		return ret;
12936e7674c3SLukasz Luba 
12946e7674c3SLukasz Luba 	dmc->curr_volt = target_volt;
12956e7674c3SLukasz Luba 
1296132c17c3SKrzysztof Kozlowski 	ret = clk_set_parent(dmc->mout_mx_mspll_ccore, dmc->mout_spll);
1297132c17c3SKrzysztof Kozlowski 	if (ret)
1298132c17c3SKrzysztof Kozlowski 		return ret;
12996e7674c3SLukasz Luba 
13006e7674c3SLukasz Luba 	clk_prepare_enable(dmc->fout_bpll);
13016e7674c3SLukasz Luba 	clk_prepare_enable(dmc->mout_bpll);
13026e7674c3SLukasz Luba 
13036e7674c3SLukasz Luba 	/*
13046e7674c3SLukasz Luba 	 * Some bootloaders do not set clock routes correctly.
13056e7674c3SLukasz Luba 	 * Stop one path in clocks to PHY.
13066e7674c3SLukasz Luba 	 */
13076e7674c3SLukasz Luba 	regmap_read(dmc->clk_regmap, CDREX_LPDDR3PHY_CLKM_SRC, &tmp);
13086e7674c3SLukasz Luba 	tmp &= ~(BIT(1) | BIT(0));
13096e7674c3SLukasz Luba 	regmap_write(dmc->clk_regmap, CDREX_LPDDR3PHY_CLKM_SRC, tmp);
13106e7674c3SLukasz Luba 
13116e7674c3SLukasz Luba 	return 0;
13126e7674c3SLukasz Luba }
13136e7674c3SLukasz Luba 
13146e7674c3SLukasz Luba /**
13156e7674c3SLukasz Luba  * exynos5_performance_counters_init() - Initializes performance DMC's counters
13166e7674c3SLukasz Luba  * @dmc:	DMC for which it does the setup
13176e7674c3SLukasz Luba  *
13186e7674c3SLukasz Luba  * Initialization of performance counters in DMC for estimating usage.
13196e7674c3SLukasz Luba  * The counter's values are used for calculation of a memory bandwidth and based
13206e7674c3SLukasz Luba  * on that the governor changes the frequency.
13216e7674c3SLukasz Luba  * The counters are not used when the governor is GOVERNOR_USERSPACE.
13226e7674c3SLukasz Luba  */
13236e7674c3SLukasz Luba static int exynos5_performance_counters_init(struct exynos5_dmc *dmc)
13246e7674c3SLukasz Luba {
13256e7674c3SLukasz Luba 	int ret, i;
13266e7674c3SLukasz Luba 
132702bdbf7dSChanwoo Choi 	dmc->num_counters = devfreq_event_get_edev_count(dmc->dev,
132802bdbf7dSChanwoo Choi 							"devfreq-events");
13296e7674c3SLukasz Luba 	if (dmc->num_counters < 0) {
13306e7674c3SLukasz Luba 		dev_err(dmc->dev, "could not get devfreq-event counters\n");
13316e7674c3SLukasz Luba 		return dmc->num_counters;
13326e7674c3SLukasz Luba 	}
13336e7674c3SLukasz Luba 
1334*56653827SChristophe JAILLET 	dmc->counter = devm_kcalloc(dmc->dev, dmc->num_counters,
1335*56653827SChristophe JAILLET 				    sizeof(*dmc->counter), GFP_KERNEL);
13366e7674c3SLukasz Luba 	if (!dmc->counter)
13376e7674c3SLukasz Luba 		return -ENOMEM;
13386e7674c3SLukasz Luba 
13396e7674c3SLukasz Luba 	for (i = 0; i < dmc->num_counters; i++) {
13406e7674c3SLukasz Luba 		dmc->counter[i] =
134102bdbf7dSChanwoo Choi 			devfreq_event_get_edev_by_phandle(dmc->dev,
134202bdbf7dSChanwoo Choi 						"devfreq-events", i);
13436e7674c3SLukasz Luba 		if (IS_ERR_OR_NULL(dmc->counter[i]))
13446e7674c3SLukasz Luba 			return -EPROBE_DEFER;
13456e7674c3SLukasz Luba 	}
13466e7674c3SLukasz Luba 
13476e7674c3SLukasz Luba 	ret = exynos5_counters_enable_edev(dmc);
13486e7674c3SLukasz Luba 	if (ret < 0) {
13496e7674c3SLukasz Luba 		dev_err(dmc->dev, "could not enable event counter\n");
13506e7674c3SLukasz Luba 		return ret;
13516e7674c3SLukasz Luba 	}
13526e7674c3SLukasz Luba 
13536e7674c3SLukasz Luba 	ret = exynos5_counters_set_event(dmc);
13546e7674c3SLukasz Luba 	if (ret < 0) {
13556e7674c3SLukasz Luba 		exynos5_counters_disable_edev(dmc);
13567a5a687eSColin Ian King 		dev_err(dmc->dev, "could not set event counter\n");
13576e7674c3SLukasz Luba 		return ret;
13586e7674c3SLukasz Luba 	}
13596e7674c3SLukasz Luba 
13606e7674c3SLukasz Luba 	return 0;
13616e7674c3SLukasz Luba }
13626e7674c3SLukasz Luba 
13636e7674c3SLukasz Luba /**
13646e7674c3SLukasz Luba  * exynos5_dmc_set_pause_on_switching() - Controls a pause feature in DMC
13656e7674c3SLukasz Luba  * @dmc:	device which is used for changing this feature
13666e7674c3SLukasz Luba  *
13676e7674c3SLukasz Luba  * There is a need of pausing DREX DMC when divider or MUX in clock tree
13686e7674c3SLukasz Luba  * changes its configuration. In such situation access to the memory is blocked
13696e7674c3SLukasz Luba  * in DMC automatically. This feature is used when clock frequency change
13706e7674c3SLukasz Luba  * request appears and touches clock tree.
13716e7674c3SLukasz Luba  */
13726e7674c3SLukasz Luba static inline int exynos5_dmc_set_pause_on_switching(struct exynos5_dmc *dmc)
13736e7674c3SLukasz Luba {
13746e7674c3SLukasz Luba 	unsigned int val;
13756e7674c3SLukasz Luba 	int ret;
13766e7674c3SLukasz Luba 
13776e7674c3SLukasz Luba 	ret = regmap_read(dmc->clk_regmap, CDREX_PAUSE, &val);
13786e7674c3SLukasz Luba 	if (ret)
13796e7674c3SLukasz Luba 		return ret;
13806e7674c3SLukasz Luba 
13816e7674c3SLukasz Luba 	val |= 1UL;
13826e7674c3SLukasz Luba 	regmap_write(dmc->clk_regmap, CDREX_PAUSE, val);
13836e7674c3SLukasz Luba 
13846e7674c3SLukasz Luba 	return 0;
13856e7674c3SLukasz Luba }
13866e7674c3SLukasz Luba 
1387bbf91886SLukasz Luba static irqreturn_t dmc_irq_thread(int irq, void *priv)
1388bbf91886SLukasz Luba {
1389bbf91886SLukasz Luba 	int res;
1390bbf91886SLukasz Luba 	struct exynos5_dmc *dmc = priv;
1391bbf91886SLukasz Luba 
1392bbf91886SLukasz Luba 	mutex_lock(&dmc->df->lock);
1393bbf91886SLukasz Luba 	exynos5_dmc_perf_events_check(dmc);
1394bbf91886SLukasz Luba 	res = update_devfreq(dmc->df);
1395108c31e7SBernard Zhao 	mutex_unlock(&dmc->df->lock);
1396108c31e7SBernard Zhao 
1397bbf91886SLukasz Luba 	if (res)
1398bbf91886SLukasz Luba 		dev_warn(dmc->dev, "devfreq failed with %d\n", res);
1399bbf91886SLukasz Luba 
1400bbf91886SLukasz Luba 	return IRQ_HANDLED;
1401bbf91886SLukasz Luba }
1402bbf91886SLukasz Luba 
14036e7674c3SLukasz Luba /**
14046e7674c3SLukasz Luba  * exynos5_dmc_probe() - Probe function for the DMC driver
14056e7674c3SLukasz Luba  * @pdev:	platform device for which the driver is going to be initialized
14066e7674c3SLukasz Luba  *
14076e7674c3SLukasz Luba  * Initialize basic components: clocks, regulators, performance counters, etc.
14086e7674c3SLukasz Luba  * Read out product version and based on the information setup
14096e7674c3SLukasz Luba  * internal structures for the controller (frequency and voltage) and for DRAM
14106e7674c3SLukasz Luba  * memory parameters: timings for each operating frequency.
14116e7674c3SLukasz Luba  * Register new devfreq device for controlling DVFS of the DMC.
14126e7674c3SLukasz Luba  */
14136e7674c3SLukasz Luba static int exynos5_dmc_probe(struct platform_device *pdev)
14146e7674c3SLukasz Luba {
14156e7674c3SLukasz Luba 	int ret = 0;
14166e7674c3SLukasz Luba 	struct device *dev = &pdev->dev;
14176e7674c3SLukasz Luba 	struct device_node *np = dev->of_node;
14186e7674c3SLukasz Luba 	struct exynos5_dmc *dmc;
1419bbf91886SLukasz Luba 	int irq[2];
14206e7674c3SLukasz Luba 
14216e7674c3SLukasz Luba 	dmc = devm_kzalloc(dev, sizeof(*dmc), GFP_KERNEL);
14226e7674c3SLukasz Luba 	if (!dmc)
14236e7674c3SLukasz Luba 		return -ENOMEM;
14246e7674c3SLukasz Luba 
14256e7674c3SLukasz Luba 	mutex_init(&dmc->lock);
14266e7674c3SLukasz Luba 
14276e7674c3SLukasz Luba 	dmc->dev = dev;
14286e7674c3SLukasz Luba 	platform_set_drvdata(pdev, dmc);
14296e7674c3SLukasz Luba 
14305383953fSYangtao Li 	dmc->base_drexi0 = devm_platform_ioremap_resource(pdev, 0);
14316e7674c3SLukasz Luba 	if (IS_ERR(dmc->base_drexi0))
14326e7674c3SLukasz Luba 		return PTR_ERR(dmc->base_drexi0);
14336e7674c3SLukasz Luba 
14345383953fSYangtao Li 	dmc->base_drexi1 = devm_platform_ioremap_resource(pdev, 1);
14356e7674c3SLukasz Luba 	if (IS_ERR(dmc->base_drexi1))
14366e7674c3SLukasz Luba 		return PTR_ERR(dmc->base_drexi1);
14376e7674c3SLukasz Luba 
14386e7674c3SLukasz Luba 	dmc->clk_regmap = syscon_regmap_lookup_by_phandle(np,
14396e7674c3SLukasz Luba 							  "samsung,syscon-clk");
14406e7674c3SLukasz Luba 	if (IS_ERR(dmc->clk_regmap))
14416e7674c3SLukasz Luba 		return PTR_ERR(dmc->clk_regmap);
14426e7674c3SLukasz Luba 
14436e7674c3SLukasz Luba 	ret = exynos5_init_freq_table(dmc, &exynos5_dmc_df_profile);
14446e7674c3SLukasz Luba 	if (ret) {
14456e7674c3SLukasz Luba 		dev_warn(dev, "couldn't initialize frequency settings\n");
14466e7674c3SLukasz Luba 		return ret;
14476e7674c3SLukasz Luba 	}
14486e7674c3SLukasz Luba 
14496e7674c3SLukasz Luba 	dmc->vdd_mif = devm_regulator_get(dev, "vdd");
14506e7674c3SLukasz Luba 	if (IS_ERR(dmc->vdd_mif)) {
14516e7674c3SLukasz Luba 		ret = PTR_ERR(dmc->vdd_mif);
14526e7674c3SLukasz Luba 		return ret;
14536e7674c3SLukasz Luba 	}
14546e7674c3SLukasz Luba 
14556e7674c3SLukasz Luba 	ret = exynos5_dmc_init_clks(dmc);
14566e7674c3SLukasz Luba 	if (ret)
14576e7674c3SLukasz Luba 		return ret;
14586e7674c3SLukasz Luba 
14596e7674c3SLukasz Luba 	ret = of_get_dram_timings(dmc);
14606e7674c3SLukasz Luba 	if (ret) {
14616e7674c3SLukasz Luba 		dev_warn(dev, "couldn't initialize timings settings\n");
14626e7674c3SLukasz Luba 		goto remove_clocks;
14636e7674c3SLukasz Luba 	}
14646e7674c3SLukasz Luba 
1465bbf91886SLukasz Luba 	ret = exynos5_dmc_set_pause_on_switching(dmc);
1466bbf91886SLukasz Luba 	if (ret) {
1467bbf91886SLukasz Luba 		dev_warn(dev, "couldn't get access to PAUSE register\n");
1468bbf91886SLukasz Luba 		goto remove_clocks;
1469bbf91886SLukasz Luba 	}
1470bbf91886SLukasz Luba 
1471bbf91886SLukasz Luba 	/* There is two modes in which the driver works: polling or IRQ */
1472bbf91886SLukasz Luba 	irq[0] = platform_get_irq_byname(pdev, "drex_0");
1473bbf91886SLukasz Luba 	irq[1] = platform_get_irq_byname(pdev, "drex_1");
14744fc9a047SLukasz Luba 	if (irq[0] > 0 && irq[1] > 0 && irqmode) {
1475bbf91886SLukasz Luba 		ret = devm_request_threaded_irq(dev, irq[0], NULL,
1476bbf91886SLukasz Luba 						dmc_irq_thread, IRQF_ONESHOT,
1477bbf91886SLukasz Luba 						dev_name(dev), dmc);
1478bbf91886SLukasz Luba 		if (ret) {
1479bbf91886SLukasz Luba 			dev_err(dev, "couldn't grab IRQ\n");
1480bbf91886SLukasz Luba 			goto remove_clocks;
1481bbf91886SLukasz Luba 		}
1482bbf91886SLukasz Luba 
1483bbf91886SLukasz Luba 		ret = devm_request_threaded_irq(dev, irq[1], NULL,
1484bbf91886SLukasz Luba 						dmc_irq_thread, IRQF_ONESHOT,
1485bbf91886SLukasz Luba 						dev_name(dev), dmc);
1486bbf91886SLukasz Luba 		if (ret) {
1487bbf91886SLukasz Luba 			dev_err(dev, "couldn't grab IRQ\n");
1488bbf91886SLukasz Luba 			goto remove_clocks;
1489bbf91886SLukasz Luba 		}
1490bbf91886SLukasz Luba 
1491bbf91886SLukasz Luba 		/*
1492bbf91886SLukasz Luba 		 * Setup default thresholds for the devfreq governor.
1493bbf91886SLukasz Luba 		 * The values are chosen based on experiments.
1494bbf91886SLukasz Luba 		 */
1495bbf91886SLukasz Luba 		dmc->gov_data.upthreshold = 55;
1496bbf91886SLukasz Luba 		dmc->gov_data.downdifferential = 5;
1497bbf91886SLukasz Luba 
1498bbf91886SLukasz Luba 		exynos5_dmc_enable_perf_events(dmc);
1499bbf91886SLukasz Luba 
1500bbf91886SLukasz Luba 		dmc->in_irq_mode = 1;
1501bbf91886SLukasz Luba 	} else {
15026e7674c3SLukasz Luba 		ret = exynos5_performance_counters_init(dmc);
15036e7674c3SLukasz Luba 		if (ret) {
15046e7674c3SLukasz Luba 			dev_warn(dev, "couldn't probe performance counters\n");
15056e7674c3SLukasz Luba 			goto remove_clocks;
15066e7674c3SLukasz Luba 		}
15076e7674c3SLukasz Luba 
15086e7674c3SLukasz Luba 		/*
15096e7674c3SLukasz Luba 		 * Setup default thresholds for the devfreq governor.
15106e7674c3SLukasz Luba 		 * The values are chosen based on experiments.
15116e7674c3SLukasz Luba 		 */
151274ca9e46SLukasz Luba 		dmc->gov_data.upthreshold = 10;
15136e7674c3SLukasz Luba 		dmc->gov_data.downdifferential = 5;
15146e7674c3SLukasz Luba 
151574ca9e46SLukasz Luba 		exynos5_dmc_df_profile.polling_ms = 100;
1516bbf91886SLukasz Luba 	}
1517bbf91886SLukasz Luba 
15186e7674c3SLukasz Luba 	dmc->df = devm_devfreq_add_device(dev, &exynos5_dmc_df_profile,
15196e7674c3SLukasz Luba 					  DEVFREQ_GOV_SIMPLE_ONDEMAND,
15206e7674c3SLukasz Luba 					  &dmc->gov_data);
15216e7674c3SLukasz Luba 
15226e7674c3SLukasz Luba 	if (IS_ERR(dmc->df)) {
15236e7674c3SLukasz Luba 		ret = PTR_ERR(dmc->df);
15246e7674c3SLukasz Luba 		goto err_devfreq_add;
15256e7674c3SLukasz Luba 	}
15266e7674c3SLukasz Luba 
1527bbf91886SLukasz Luba 	if (dmc->in_irq_mode)
1528bbf91886SLukasz Luba 		exynos5_dmc_start_perf_events(dmc, PERF_COUNTER_START_VALUE);
1529bbf91886SLukasz Luba 
15304fc9a047SLukasz Luba 	dev_info(dev, "DMC initialized, in irq mode: %d\n", dmc->in_irq_mode);
15316e7674c3SLukasz Luba 
15326e7674c3SLukasz Luba 	return 0;
15336e7674c3SLukasz Luba 
15346e7674c3SLukasz Luba err_devfreq_add:
1535bbf91886SLukasz Luba 	if (dmc->in_irq_mode)
1536bbf91886SLukasz Luba 		exynos5_dmc_disable_perf_events(dmc);
1537bbf91886SLukasz Luba 	else
15386e7674c3SLukasz Luba 		exynos5_counters_disable_edev(dmc);
15396e7674c3SLukasz Luba remove_clocks:
15406e7674c3SLukasz Luba 	clk_disable_unprepare(dmc->mout_bpll);
15416e7674c3SLukasz Luba 	clk_disable_unprepare(dmc->fout_bpll);
15426e7674c3SLukasz Luba 
15436e7674c3SLukasz Luba 	return ret;
15446e7674c3SLukasz Luba }
15456e7674c3SLukasz Luba 
15466e7674c3SLukasz Luba /**
15476e7674c3SLukasz Luba  * exynos5_dmc_remove() - Remove function for the platform device
15486e7674c3SLukasz Luba  * @pdev:	platform device which is going to be removed
15496e7674c3SLukasz Luba  *
15506e7674c3SLukasz Luba  * The function relies on 'devm' framework function which automatically
15516e7674c3SLukasz Luba  * clean the device's resources. It just calls explicitly disable function for
15526e7674c3SLukasz Luba  * the performance counters.
15536e7674c3SLukasz Luba  */
15546e7674c3SLukasz Luba static int exynos5_dmc_remove(struct platform_device *pdev)
15556e7674c3SLukasz Luba {
15566e7674c3SLukasz Luba 	struct exynos5_dmc *dmc = dev_get_drvdata(&pdev->dev);
15576e7674c3SLukasz Luba 
1558bbf91886SLukasz Luba 	if (dmc->in_irq_mode)
1559bbf91886SLukasz Luba 		exynos5_dmc_disable_perf_events(dmc);
1560bbf91886SLukasz Luba 	else
15616e7674c3SLukasz Luba 		exynos5_counters_disable_edev(dmc);
15626e7674c3SLukasz Luba 
15636e7674c3SLukasz Luba 	clk_disable_unprepare(dmc->mout_bpll);
15646e7674c3SLukasz Luba 	clk_disable_unprepare(dmc->fout_bpll);
15656e7674c3SLukasz Luba 
15666e7674c3SLukasz Luba 	return 0;
15676e7674c3SLukasz Luba }
15686e7674c3SLukasz Luba 
15696e7674c3SLukasz Luba static const struct of_device_id exynos5_dmc_of_match[] = {
15706e7674c3SLukasz Luba 	{ .compatible = "samsung,exynos5422-dmc", },
15716e7674c3SLukasz Luba 	{ },
15726e7674c3SLukasz Luba };
15736e7674c3SLukasz Luba MODULE_DEVICE_TABLE(of, exynos5_dmc_of_match);
15746e7674c3SLukasz Luba 
15756e7674c3SLukasz Luba static struct platform_driver exynos5_dmc_platdrv = {
15766e7674c3SLukasz Luba 	.probe	= exynos5_dmc_probe,
15776e7674c3SLukasz Luba 	.remove = exynos5_dmc_remove,
15786e7674c3SLukasz Luba 	.driver = {
15796e7674c3SLukasz Luba 		.name	= "exynos5-dmc",
15806e7674c3SLukasz Luba 		.of_match_table = exynos5_dmc_of_match,
15816e7674c3SLukasz Luba 	},
15826e7674c3SLukasz Luba };
15836e7674c3SLukasz Luba module_platform_driver(exynos5_dmc_platdrv);
15846e7674c3SLukasz Luba MODULE_DESCRIPTION("Driver for Exynos5422 Dynamic Memory Controller dynamic frequency and voltage change");
15856e7674c3SLukasz Luba MODULE_LICENSE("GPL v2");
15866e7674c3SLukasz Luba MODULE_AUTHOR("Lukasz Luba");
1587