xref: /linux/drivers/irqchip/Kconfig (revision 832f15f42646812b096bc67c0eac439291a0db1f)
1ec8f24b7SThomas Gleixner# SPDX-License-Identifier: GPL-2.0-only
2c94fb639SRandy Dunlapmenu "IRQ chip support"
3c94fb639SRandy Dunlap
4f6e916b8SThomas Petazzoniconfig IRQCHIP
5f6e916b8SThomas Petazzoni	def_bool y
6612d5494SHuacai Chen	depends on (OF_IRQ || ACPI_GENERIC_GSI)
7f6e916b8SThomas Petazzoni
881243e44SRob Herringconfig ARM_GIC
981243e44SRob Herring	bool
109a1091efSYingjoe Chen	select IRQ_DOMAIN_HIERARCHY
110e6c027cSSamuel Holland	select GENERIC_IRQ_EFFECTIVE_AFF_MASK if SMP
1281243e44SRob Herring
139c8edddfSJon Hunterconfig ARM_GIC_PM
149c8edddfSJon Hunter	bool
159c8edddfSJon Hunter	depends on PM
169c8edddfSJon Hunter	select ARM_GIC
179c8edddfSJon Hunter
18a27d21e0SLinus Walleijconfig ARM_GIC_MAX_NR
19a27d21e0SLinus Walleij	int
2070265523SJiangfeng Xiao	depends on ARM_GIC
21a27d21e0SLinus Walleij	default 2 if ARCH_REALVIEW
22a27d21e0SLinus Walleij	default 1
23a27d21e0SLinus Walleij
24853a33ceSSuravee Suthikulpanitconfig ARM_GIC_V2M
25853a33ceSSuravee Suthikulpanit	bool
263ee80364SArnd Bergmann	depends on PCI
273ee80364SArnd Bergmann	select ARM_GIC
283ee80364SArnd Bergmann	select PCI_MSI
29853a33ceSSuravee Suthikulpanit
3081243e44SRob Herringconfig GIC_NON_BANKED
3181243e44SRob Herring	bool
3281243e44SRob Herring
33021f6537SMarc Zyngierconfig ARM_GIC_V3
34021f6537SMarc Zyngier	bool
35443acc4fSMarc Zyngier	select IRQ_DOMAIN_HIERARCHY
36e3825ba1SMarc Zyngier	select PARTITION_PERCPU
370e6c027cSSamuel Holland	select GENERIC_IRQ_EFFECTIVE_AFF_MASK if SMP
38021f6537SMarc Zyngier
3919812729SMarc Zyngierconfig ARM_GIC_V3_ITS
4019812729SMarc Zyngier	bool
4113e7accbSThomas Gleixner	select GENERIC_MSI_IRQ
4229f41139SMarc Zyngier	default ARM_GIC_V3
4329f41139SMarc Zyngier
4429f41139SMarc Zyngierconfig ARM_GIC_V3_ITS_PCI
4529f41139SMarc Zyngier	bool
4629f41139SMarc Zyngier	depends on ARM_GIC_V3_ITS
473ee80364SArnd Bergmann	depends on PCI
483ee80364SArnd Bergmann	depends on PCI_MSI
4929f41139SMarc Zyngier	default ARM_GIC_V3_ITS
50292ec080SUwe Kleine-König
517afe031cSBogdan Purcareataconfig ARM_GIC_V3_ITS_FSL_MC
527afe031cSBogdan Purcareata	bool
537afe031cSBogdan Purcareata	depends on ARM_GIC_V3_ITS
547afe031cSBogdan Purcareata	depends on FSL_MC_BUS
557afe031cSBogdan Purcareata	default ARM_GIC_V3_ITS
567afe031cSBogdan Purcareata
5744430ec0SRob Herringconfig ARM_NVIC
5844430ec0SRob Herring	bool
592d9f59f7SStefan Agner	select IRQ_DOMAIN_HIERARCHY
6044430ec0SRob Herring	select GENERIC_IRQ_CHIP
6144430ec0SRob Herring
6244430ec0SRob Herringconfig ARM_VIC
6344430ec0SRob Herring	bool
6444430ec0SRob Herring	select IRQ_DOMAIN
6544430ec0SRob Herring
6644430ec0SRob Herringconfig ARM_VIC_NR
6744430ec0SRob Herring	int
6844430ec0SRob Herring	default 4 if ARCH_S5PV210
6944430ec0SRob Herring	default 2
7044430ec0SRob Herring	depends on ARM_VIC
7144430ec0SRob Herring	help
7244430ec0SRob Herring	  The maximum number of VICs available in the system, for
7344430ec0SRob Herring	  power management.
7444430ec0SRob Herring
75fed6d336SThomas Petazzoniconfig ARMADA_370_XP_IRQ
76fed6d336SThomas Petazzoni	bool
77fed6d336SThomas Petazzoni	select GENERIC_IRQ_CHIP
783ee80364SArnd Bergmann	select PCI_MSI if PCI
790e6c027cSSamuel Holland	select GENERIC_IRQ_EFFECTIVE_AFF_MASK if SMP
80fed6d336SThomas Petazzoni
81e6b78f2cSAntoine Tenartconfig ALPINE_MSI
82e6b78f2cSAntoine Tenart	bool
833ee80364SArnd Bergmann	depends on PCI
843ee80364SArnd Bergmann	select PCI_MSI
85e6b78f2cSAntoine Tenart	select GENERIC_IRQ_CHIP
86e6b78f2cSAntoine Tenart
871eb77c3bSTalel Shenharconfig AL_FIC
881eb77c3bSTalel Shenhar	bool "Amazon's Annapurna Labs Fabric Interrupt Controller"
899869f37aSJean Delvare	depends on OF
901eb77c3bSTalel Shenhar	select GENERIC_IRQ_CHIP
911eb77c3bSTalel Shenhar	select IRQ_DOMAIN
921eb77c3bSTalel Shenhar	help
931eb77c3bSTalel Shenhar	  Support Amazon's Annapurna Labs Fabric Interrupt Controller.
941eb77c3bSTalel Shenhar
95b1479ebbSBoris BREZILLONconfig ATMEL_AIC_IRQ
96b1479ebbSBoris BREZILLON	bool
97b1479ebbSBoris BREZILLON	select GENERIC_IRQ_CHIP
98b1479ebbSBoris BREZILLON	select IRQ_DOMAIN
99b1479ebbSBoris BREZILLON	select SPARSE_IRQ
100b1479ebbSBoris BREZILLON
101b1479ebbSBoris BREZILLONconfig ATMEL_AIC5_IRQ
102b1479ebbSBoris BREZILLON	bool
103b1479ebbSBoris BREZILLON	select GENERIC_IRQ_CHIP
104b1479ebbSBoris BREZILLON	select IRQ_DOMAIN
105b1479ebbSBoris BREZILLON	select SPARSE_IRQ
106b1479ebbSBoris BREZILLON
1070509cfdeSRalf Baechleconfig I8259
1080509cfdeSRalf Baechle	bool
1090509cfdeSRalf Baechle	select IRQ_DOMAIN
1100509cfdeSRalf Baechle
111c7c42ec2SSimon Arlottconfig BCM6345_L1_IRQ
112c7c42ec2SSimon Arlott	bool
113c7c42ec2SSimon Arlott	select GENERIC_IRQ_CHIP
114c7c42ec2SSimon Arlott	select IRQ_DOMAIN
1150e6c027cSSamuel Holland	select GENERIC_IRQ_EFFECTIVE_AFF_MASK if SMP
116c7c42ec2SSimon Arlott
1175f7f0317SKevin Cernekeeconfig BCM7038_L1_IRQ
118c057c799SFlorian Fainelli	tristate "Broadcom STB 7038-style L1/L2 interrupt controller driver"
119c057c799SFlorian Fainelli	depends on ARCH_BRCMSTB || BMIPS_GENERIC
120c057c799SFlorian Fainelli	default ARCH_BRCMSTB || BMIPS_GENERIC
1215f7f0317SKevin Cernekee	select GENERIC_IRQ_CHIP
1225f7f0317SKevin Cernekee	select IRQ_DOMAIN
1230e6c027cSSamuel Holland	select GENERIC_IRQ_EFFECTIVE_AFF_MASK if SMP
1245f7f0317SKevin Cernekee
125a4fcbb86SKevin Cernekeeconfig BCM7120_L2_IRQ
1263ac268d5SFlorian Fainelli	tristate "Broadcom STB 7120-style L2 interrupt controller driver"
1273ac268d5SFlorian Fainelli	depends on ARCH_BRCMSTB || BMIPS_GENERIC
1283ac268d5SFlorian Fainelli	default ARCH_BRCMSTB || BMIPS_GENERIC
129a4fcbb86SKevin Cernekee	select GENERIC_IRQ_CHIP
130a4fcbb86SKevin Cernekee	select IRQ_DOMAIN
131a4fcbb86SKevin Cernekee
1327f646e92SFlorian Fainelliconfig BRCMSTB_L2_IRQ
13351d9db5cSFlorian Fainelli	tristate "Broadcom STB generic L2 interrupt controller driver"
13451d9db5cSFlorian Fainelli	depends on ARCH_BCM2835 || ARCH_BRCMSTB || BMIPS_GENERIC
13551d9db5cSFlorian Fainelli	default ARCH_BCM2835 || ARCH_BRCMSTB || BMIPS_GENERIC
1367f646e92SFlorian Fainelli	select GENERIC_IRQ_CHIP
1377f646e92SFlorian Fainelli	select IRQ_DOMAIN
1387f646e92SFlorian Fainelli
1390fc3d74cSBartosz Golaszewskiconfig DAVINCI_CP_INTC
1400fc3d74cSBartosz Golaszewski	bool
1410fc3d74cSBartosz Golaszewski	select GENERIC_IRQ_CHIP
1420fc3d74cSBartosz Golaszewski	select IRQ_DOMAIN
1430fc3d74cSBartosz Golaszewski
144350d71b9SSebastian Hesselbarthconfig DW_APB_ICTL
145350d71b9SSebastian Hesselbarth	bool
146e1588490SJisheng Zhang	select GENERIC_IRQ_CHIP
14754a38440SZhen Lei	select IRQ_DOMAIN_HIERARCHY
148350d71b9SSebastian Hesselbarth
1496ee532e2SLinus Walleijconfig FARADAY_FTINTC010
1506ee532e2SLinus Walleij	bool
1516ee532e2SLinus Walleij	select IRQ_DOMAIN
1526ee532e2SLinus Walleij	select SPARSE_IRQ
1536ee532e2SLinus Walleij
1549a7c4abdSMaJunconfig HISILICON_IRQ_MBIGEN
1559a7c4abdSMaJun	bool
1569a7c4abdSMaJun	select ARM_GIC_V3
1579a7c4abdSMaJun	select ARM_GIC_V3_ITS
1589a7c4abdSMaJun
159b6ef9161SJames Hoganconfig IMGPDC_IRQ
160b6ef9161SJames Hogan	bool
161b6ef9161SJames Hogan	select GENERIC_IRQ_CHIP
162b6ef9161SJames Hogan	select IRQ_DOMAIN
163b6ef9161SJames Hogan
1645b978c10SLinus Walleijconfig IXP4XX_IRQ
1655b978c10SLinus Walleij	bool
1665b978c10SLinus Walleij	select IRQ_DOMAIN
1675b978c10SLinus Walleij	select SPARSE_IRQ
1685b978c10SLinus Walleij
169da0abe1aSRichard Fitzgeraldconfig MADERA_IRQ
170da0abe1aSRichard Fitzgerald	tristate
171da0abe1aSRichard Fitzgerald
17267e38cf2SRalf Baechleconfig IRQ_MIPS_CPU
17367e38cf2SRalf Baechle	bool
17467e38cf2SRalf Baechle	select GENERIC_IRQ_CHIP
1750f5209feSSamuel Holland	select GENERIC_IRQ_IPI if SMP && SYS_SUPPORTS_MULTITHREADING
17667e38cf2SRalf Baechle	select IRQ_DOMAIN
1770e6c027cSSamuel Holland	select GENERIC_IRQ_EFFECTIVE_AFF_MASK if SMP
17867e38cf2SRalf Baechle
179afc98d90SAlexander Shiyanconfig CLPS711X_IRQCHIP
180afc98d90SAlexander Shiyan	bool
181afc98d90SAlexander Shiyan	depends on ARCH_CLPS711X
182afc98d90SAlexander Shiyan	select IRQ_DOMAIN
183afc98d90SAlexander Shiyan	select SPARSE_IRQ
184afc98d90SAlexander Shiyan	default y
185afc98d90SAlexander Shiyan
1869b54470aSStafford Horneconfig OMPIC
1879b54470aSStafford Horne	bool
1889b54470aSStafford Horne
1894db8e6d2SStefan Kristianssonconfig OR1K_PIC
1904db8e6d2SStefan Kristiansson	bool
1914db8e6d2SStefan Kristiansson	select IRQ_DOMAIN
1924db8e6d2SStefan Kristiansson
1938598066cSFelipe Balbiconfig OMAP_IRQCHIP
1948598066cSFelipe Balbi	bool
1958598066cSFelipe Balbi	select GENERIC_IRQ_CHIP
1968598066cSFelipe Balbi	select IRQ_DOMAIN
1978598066cSFelipe Balbi
1989dbd90f1SSebastian Hesselbarthconfig ORION_IRQCHIP
1999dbd90f1SSebastian Hesselbarth	bool
2009dbd90f1SSebastian Hesselbarth	select IRQ_DOMAIN
2019dbd90f1SSebastian Hesselbarth
202aaa8666aSCristian Birsanconfig PIC32_EVIC
203aaa8666aSCristian Birsan	bool
204aaa8666aSCristian Birsan	select GENERIC_IRQ_CHIP
205aaa8666aSCristian Birsan	select IRQ_DOMAIN
206aaa8666aSCristian Birsan
207981b58f6SRich Felkerconfig JCORE_AIC
2083602ffdeSRich Felker	bool "J-Core integrated AIC" if COMPILE_TEST
2093602ffdeSRich Felker	depends on OF
210981b58f6SRich Felker	select IRQ_DOMAIN
211981b58f6SRich Felker	help
212981b58f6SRich Felker	  Support for the J-Core integrated AIC.
213981b58f6SRich Felker
214d852e62aSManivannan Sadhasivamconfig RDA_INTC
215d852e62aSManivannan Sadhasivam	bool
216d852e62aSManivannan Sadhasivam	select IRQ_DOMAIN
217d852e62aSManivannan Sadhasivam
21844358048SMagnus Dammconfig RENESAS_INTC_IRQPIN
21902d7e041SGeert Uytterhoeven	bool "Renesas INTC External IRQ Pin Support" if COMPILE_TEST
22044358048SMagnus Damm	select IRQ_DOMAIN
22102d7e041SGeert Uytterhoeven	help
22202d7e041SGeert Uytterhoeven	  Enable support for the Renesas Interrupt Controller for external
22302d7e041SGeert Uytterhoeven	  interrupt pins, as found on SH/R-Mobile and R-Car Gen1 SoCs.
22444358048SMagnus Damm
225fbc83b7fSMagnus Dammconfig RENESAS_IRQC
22672d44c0cSLad Prabhakar	bool "Renesas R-Mobile APE6, R-Car Gen{2,3} and RZ/G{1,2} IRQC support" if COMPILE_TEST
22799c221dfSMagnus Damm	select GENERIC_IRQ_CHIP
228fbc83b7fSMagnus Damm	select IRQ_DOMAIN
22902d7e041SGeert Uytterhoeven	help
23002d7e041SGeert Uytterhoeven	  Enable support for the Renesas Interrupt Controller for external
23172d44c0cSLad Prabhakar	  devices, as found on R-Mobile APE6, R-Car Gen{2,3} and RZ/G{1,2} SoCs.
232fbc83b7fSMagnus Damm
233a644ccb8SGeert Uytterhoevenconfig RENESAS_RZA1_IRQC
23402d7e041SGeert Uytterhoeven	bool "Renesas RZ/A1 IRQC support" if COMPILE_TEST
235a644ccb8SGeert Uytterhoeven	select IRQ_DOMAIN_HIERARCHY
23602d7e041SGeert Uytterhoeven	help
23702d7e041SGeert Uytterhoeven	  Enable support for the Renesas RZ/A1 Interrupt Controller, to use up
23802d7e041SGeert Uytterhoeven	  to 8 external interrupts with configurable sense select.
239a644ccb8SGeert Uytterhoeven
2403fed0955SLad Prabhakarconfig RENESAS_RZG2L_IRQC
2413fed0955SLad Prabhakar	bool "Renesas RZ/G2L (and alike SoC) IRQC support" if COMPILE_TEST
2423fed0955SLad Prabhakar	select GENERIC_IRQ_CHIP
2433fed0955SLad Prabhakar	select IRQ_DOMAIN_HIERARCHY
2443fed0955SLad Prabhakar	help
2453fed0955SLad Prabhakar	  Enable support for the Renesas RZ/G2L (and alike SoC) Interrupt Controller
2463fed0955SLad Prabhakar	  for external devices.
2473fed0955SLad Prabhakar
24803ac990eSMichael Walleconfig SL28CPLD_INTC
24903ac990eSMichael Walle	bool "Kontron sl28cpld IRQ controller"
25003ac990eSMichael Walle	depends on MFD_SL28CPLD=y || COMPILE_TEST
25103ac990eSMichael Walle	select REGMAP_IRQ
25203ac990eSMichael Walle	help
25303ac990eSMichael Walle	  Interrupt controller driver for the board management controller
25403ac990eSMichael Walle	  found on the Kontron sl28 CPLD.
25503ac990eSMichael Walle
25607088484SLee Jonesconfig ST_IRQCHIP
25707088484SLee Jones	bool
25807088484SLee Jones	select REGMAP
25907088484SLee Jones	select MFD_SYSCON
26007088484SLee Jones	help
26107088484SLee Jones	  Enables SysCfg Controlled IRQs on STi based platforms.
26207088484SLee Jones
263d421fd6dSSamuel Hollandconfig SUN4I_INTC
264d421fd6dSSamuel Holland	bool
265d421fd6dSSamuel Holland
266d421fd6dSSamuel Hollandconfig SUN6I_R_INTC
267d421fd6dSSamuel Holland	bool
268d421fd6dSSamuel Holland	select IRQ_DOMAIN_HIERARCHY
269d421fd6dSSamuel Holland	select IRQ_FASTEOI_HIERARCHY_HANDLERS
270d421fd6dSSamuel Holland
271d421fd6dSSamuel Hollandconfig SUNXI_NMI_INTC
272d421fd6dSSamuel Holland	bool
273d421fd6dSSamuel Holland	select GENERIC_IRQ_CHIP
274d421fd6dSSamuel Holland
275b06eb017SChristian Ruppertconfig TB10X_IRQC
276b06eb017SChristian Ruppert	bool
277b06eb017SChristian Ruppert	select IRQ_DOMAIN
278b06eb017SChristian Ruppert	select GENERIC_IRQ_CHIP
279b06eb017SChristian Ruppert
280d01f8633SDamien Riegelconfig TS4800_IRQ
281d01f8633SDamien Riegel	tristate "TS-4800 IRQ controller"
282d01f8633SDamien Riegel	select IRQ_DOMAIN
2830df337cfSRichard Weinberger	depends on HAS_IOMEM
284d2b383dcSJean Delvare	depends on SOC_IMX51 || COMPILE_TEST
285d01f8633SDamien Riegel	help
286d01f8633SDamien Riegel	  Support for the TS-4800 FPGA IRQ controller
287d01f8633SDamien Riegel
2882389d501SLinus Walleijconfig VERSATILE_FPGA_IRQ
2892389d501SLinus Walleij	bool
2902389d501SLinus Walleij	select IRQ_DOMAIN
2912389d501SLinus Walleij
2922389d501SLinus Walleijconfig VERSATILE_FPGA_IRQ_NR
2932389d501SLinus Walleij       int
2942389d501SLinus Walleij       default 4
2952389d501SLinus Walleij       depends on VERSATILE_FPGA_IRQ
29626a8e96aSMax Filippov
29726a8e96aSMax Filippovconfig XTENSA_MX
29826a8e96aSMax Filippov	bool
29926a8e96aSMax Filippov	select IRQ_DOMAIN
3000e6c027cSSamuel Holland	select GENERIC_IRQ_EFFECTIVE_AFF_MASK if SMP
30196ca848eSSricharan R
3020547dc78SZubair Lutfullah Kakakhelconfig XILINX_INTC
303debf69cfSRobert Hancock	bool "Xilinx Interrupt Controller IP"
304fd31000dSJamie Iles	depends on OF_ADDRESS
3050547dc78SZubair Lutfullah Kakakhel	select IRQ_DOMAIN
306debf69cfSRobert Hancock	help
307debf69cfSRobert Hancock	  Support for the Xilinx Interrupt Controller IP core.
308debf69cfSRobert Hancock	  This is used as a primary controller with MicroBlaze and can also
309debf69cfSRobert Hancock	  be used as a secondary chained controller on other platforms.
3100547dc78SZubair Lutfullah Kakakhel
31196ca848eSSricharan Rconfig IRQ_CROSSBAR
31296ca848eSSricharan R	bool
31396ca848eSSricharan R	help
314f54619f2SMasanari Iida	  Support for a CROSSBAR ip that precedes the main interrupt controller.
31596ca848eSSricharan R	  The primary irqchip invokes the crossbar's callback which inturn allocates
31696ca848eSSricharan R	  a free irq and configures the IP. Thus the peripheral interrupts are
31796ca848eSSricharan R	  routed to one of the free irqchip interrupt lines.
31889323f8cSGrygorii Strashko
31989323f8cSGrygorii Strashkoconfig KEYSTONE_IRQ
32089323f8cSGrygorii Strashko	tristate "Keystone 2 IRQ controller IP"
32189323f8cSGrygorii Strashko	depends on ARCH_KEYSTONE
32289323f8cSGrygorii Strashko	help
32389323f8cSGrygorii Strashko		Support for Texas Instruments Keystone 2 IRQ controller IP which
32489323f8cSGrygorii Strashko		is part of the Keystone 2 IPC mechanism
3258a19b8f1SAndrew Bresticker
3268a19b8f1SAndrew Brestickerconfig MIPS_GIC
3278a19b8f1SAndrew Bresticker	bool
3288190cc57SSamuel Holland	select GENERIC_IRQ_IPI if SMP
3298190cc57SSamuel Holland	select IRQ_DOMAIN_HIERARCHY
3308a19b8f1SAndrew Bresticker	select MIPS_CM
3318a764482SYoshinori Sato
33244e08e70SPaul Burtonconfig INGENIC_IRQ
33344e08e70SPaul Burton	bool
33444e08e70SPaul Burton	depends on MACH_INGENIC
33544e08e70SPaul Burton	default y
33678c10e55SLinus Torvalds
3379536eba0SPaul Cercueilconfig INGENIC_TCU_IRQ
3389536eba0SPaul Cercueil	bool "Ingenic JZ47xx TCU interrupt controller"
3399536eba0SPaul Cercueil	default MACH_INGENIC
3409536eba0SPaul Cercueil	depends on MIPS || COMPILE_TEST
3419536eba0SPaul Cercueil	select MFD_SYSCON
3428084499bSYueHaibing	select GENERIC_IRQ_CHIP
3439536eba0SPaul Cercueil	help
3449536eba0SPaul Cercueil	  Support for interrupts in the Timer/Counter Unit (TCU) of the Ingenic
3459536eba0SPaul Cercueil	  JZ47xx SoCs.
3469536eba0SPaul Cercueil
3479536eba0SPaul Cercueil	  If unsure, say N.
3489536eba0SPaul Cercueil
349e324c4dcSShenwei Wangconfig IMX_GPCV2
350e324c4dcSShenwei Wang	bool
351e324c4dcSShenwei Wang	select IRQ_DOMAIN
352e324c4dcSShenwei Wang	help
353e324c4dcSShenwei Wang	  Enables the wakeup IRQs for IMX platforms with GPCv2 block
3547e4ac676SOleksij Rempel
3557e4ac676SOleksij Rempelconfig IRQ_MXS
3567e4ac676SOleksij Rempel	def_bool y if MACH_ASM9260 || ARCH_MXS
3577e4ac676SOleksij Rempel	select IRQ_DOMAIN
3587e4ac676SOleksij Rempel	select STMP_DEVICE
359c27f29bbSThomas Petazzoni
36019d99164SAlexandre Belloniconfig MSCC_OCELOT_IRQ
36119d99164SAlexandre Belloni	bool
36219d99164SAlexandre Belloni	select IRQ_DOMAIN
36319d99164SAlexandre Belloni	select GENERIC_IRQ_CHIP
36419d99164SAlexandre Belloni
365a68a63cbSThomas Petazzoniconfig MVEBU_GICP
366a68a63cbSThomas Petazzoni	bool
367a68a63cbSThomas Petazzoni
368e0de91a9SThomas Petazzoniconfig MVEBU_ICU
369e0de91a9SThomas Petazzoni	bool
370e0de91a9SThomas Petazzoni
371c27f29bbSThomas Petazzoniconfig MVEBU_ODMI
372c27f29bbSThomas Petazzoni	bool
37313e7accbSThomas Gleixner	select GENERIC_MSI_IRQ
3749e2c986cSMarc Zyngier
375a109893bSThomas Petazzoniconfig MVEBU_PIC
376a109893bSThomas Petazzoni	bool
377a109893bSThomas Petazzoni
37861ce8d8dSMiquel Raynalconfig MVEBU_SEI
37961ce8d8dSMiquel Raynal        bool
38061ce8d8dSMiquel Raynal
3810dcd9f87SRasmus Villemoesconfig LS_EXTIRQ
3820dcd9f87SRasmus Villemoes	def_bool y if SOC_LS1021A || ARCH_LAYERSCAPE
3830dcd9f87SRasmus Villemoes	select MFD_SYSCON
3840dcd9f87SRasmus Villemoes
385b8f3ebe6SMinghuan Lianconfig LS_SCFG_MSI
386b8f3ebe6SMinghuan Lian	def_bool y if SOC_LS1021A || ARCH_LAYERSCAPE
3879c1a7bfcSLukas Bulwahn	depends on PCI_MSI
388b8f3ebe6SMinghuan Lian
3899e2c986cSMarc Zyngierconfig PARTITION_PERCPU
3909e2c986cSMarc Zyngier	bool
3910efacbbaSLinus Torvalds
392e0720416SAlexandre TORGUEconfig STM32_EXTI
393e0720416SAlexandre TORGUE	bool
394e0720416SAlexandre TORGUE	select IRQ_DOMAIN
3950e7d7807SLudovic Barre	select GENERIC_IRQ_CHIP
396f20cc9b0SAgustin Vega-Frias
397f20cc9b0SAgustin Vega-Friasconfig QCOM_IRQ_COMBINER
398f20cc9b0SAgustin Vega-Frias	bool "QCOM IRQ combiner support"
399f20cc9b0SAgustin Vega-Frias	depends on ARCH_QCOM && ACPI
400f20cc9b0SAgustin Vega-Frias	select IRQ_DOMAIN_HIERARCHY
401f20cc9b0SAgustin Vega-Frias	help
402f20cc9b0SAgustin Vega-Frias	  Say yes here to add support for the IRQ combiner devices embedded
403f20cc9b0SAgustin Vega-Frias	  in Qualcomm Technologies chips.
4045ed34d3aSMasahiro Yamada
4055ed34d3aSMasahiro Yamadaconfig IRQ_UNIPHIER_AIDET
4065ed34d3aSMasahiro Yamada	bool "UniPhier AIDET support" if COMPILE_TEST
4075ed34d3aSMasahiro Yamada	depends on ARCH_UNIPHIER || COMPILE_TEST
4085ed34d3aSMasahiro Yamada	default ARCH_UNIPHIER
4095ed34d3aSMasahiro Yamada	select IRQ_DOMAIN_HIERARCHY
4105ed34d3aSMasahiro Yamada	help
4115ed34d3aSMasahiro Yamada	  Support for the UniPhier AIDET (ARM Interrupt Detector).
412c94fb639SRandy Dunlap
413215f4cc0SJerome Brunetconfig MESON_IRQ_GPIO
414a947aa00SNeil Armstrong       tristate "Meson GPIO Interrupt Multiplexer"
415a947aa00SNeil Armstrong       depends on ARCH_MESON || COMPILE_TEST
416a947aa00SNeil Armstrong       default ARCH_MESON
417215f4cc0SJerome Brunet       select IRQ_DOMAIN_HIERARCHY
418215f4cc0SJerome Brunet       help
419215f4cc0SJerome Brunet         Support Meson SoC Family GPIO Interrupt Multiplexer
420215f4cc0SJerome Brunet
4214235ff50SMiodrag Dinicconfig GOLDFISH_PIC
4224235ff50SMiodrag Dinic       bool "Goldfish programmable interrupt controller"
4234235ff50SMiodrag Dinic       depends on MIPS && (GOLDFISH || COMPILE_TEST)
424969ac78dSRandy Dunlap       select GENERIC_IRQ_CHIP
4254235ff50SMiodrag Dinic       select IRQ_DOMAIN
4264235ff50SMiodrag Dinic       help
4274235ff50SMiodrag Dinic         Say yes here to enable Goldfish interrupt controller driver used
4284235ff50SMiodrag Dinic         for Goldfish based virtual platforms.
4294235ff50SMiodrag Dinic
430f55c73aeSArchana Sathyakumarconfig QCOM_PDC
4314acd8a4bSSaravana Kannan	tristate "QCOM PDC"
432f55c73aeSArchana Sathyakumar	depends on ARCH_QCOM
433f55c73aeSArchana Sathyakumar	select IRQ_DOMAIN_HIERARCHY
434f55c73aeSArchana Sathyakumar	help
435f55c73aeSArchana Sathyakumar	  Power Domain Controller driver to manage and configure wakeup
436f55c73aeSArchana Sathyakumar	  IRQs for Qualcomm Technologies Inc (QTI) mobile chips.
437f55c73aeSArchana Sathyakumar
438a6199bb5SShawn Guoconfig QCOM_MPM
439a6199bb5SShawn Guo	tristate "QCOM MPM"
440a6199bb5SShawn Guo	depends on ARCH_QCOM
441fa4dcc88SYueHaibing	depends on MAILBOX
442a6199bb5SShawn Guo	select IRQ_DOMAIN_HIERARCHY
443a6199bb5SShawn Guo	help
444a6199bb5SShawn Guo	  MSM Power Manager driver to manage and configure wakeup
445a6199bb5SShawn Guo	  IRQs for Qualcomm Technologies Inc (QTI) mobile chips.
446a6199bb5SShawn Guo
447d8a5f5f7SGuo Renconfig CSKY_MPINTC
448be1abc5bSGuo Ren	bool
449d8a5f5f7SGuo Ren	depends on CSKY
450d8a5f5f7SGuo Ren	help
451d8a5f5f7SGuo Ren	  Say yes here to enable C-SKY SMP interrupt controller driver used
452d8a5f5f7SGuo Ren	  for C-SKY SMP system.
453656b42deSRandy Dunlap	  In fact it's not mmio map in hardware and it uses ld/st to visit the
454d8a5f5f7SGuo Ren	  controller's register inside CPU.
455d8a5f5f7SGuo Ren
456edff1b48SGuo Renconfig CSKY_APB_INTC
457edff1b48SGuo Ren	bool "C-SKY APB Interrupt Controller"
458edff1b48SGuo Ren	depends on CSKY
459edff1b48SGuo Ren	help
460edff1b48SGuo Ren	  Say yes here to enable C-SKY APB interrupt controller driver used
461656b42deSRandy Dunlap	  by C-SKY single core SOC system. It uses mmio map apb-bus to visit
462edff1b48SGuo Ren	  the controller's register.
463edff1b48SGuo Ren
4640136afa0SLucas Stachconfig IMX_IRQSTEER
4650136afa0SLucas Stach	bool "i.MX IRQSTEER support"
4660136afa0SLucas Stach	depends on ARCH_MXC || COMPILE_TEST
4670136afa0SLucas Stach	default ARCH_MXC
4680136afa0SLucas Stach	select IRQ_DOMAIN
4690136afa0SLucas Stach	help
4700136afa0SLucas Stach	  Support for the i.MX IRQSTEER interrupt multiplexer/remapper.
4710136afa0SLucas Stach
4722fbb1396SJoakim Zhangconfig IMX_INTMUX
473a890caebSGeert Uytterhoeven	bool "i.MX INTMUX support" if COMPILE_TEST
474a890caebSGeert Uytterhoeven	default y if ARCH_MXC
4752fbb1396SJoakim Zhang	select IRQ_DOMAIN
4762fbb1396SJoakim Zhang	help
4772fbb1396SJoakim Zhang	  Support for the i.MX INTMUX interrupt multiplexer.
4782fbb1396SJoakim Zhang
47970afdab9SFrank Liconfig IMX_MU_MSI
48070afdab9SFrank Li	tristate "i.MX MU used as MSI controller"
48170afdab9SFrank Li	depends on OF && HAS_IOMEM
4826c9f7434SGeert Uytterhoeven	depends on ARCH_MXC || COMPILE_TEST
48370afdab9SFrank Li	default m if ARCH_MXC
48470afdab9SFrank Li	select IRQ_DOMAIN
48570afdab9SFrank Li	select IRQ_DOMAIN_HIERARCHY
48613e7accbSThomas Gleixner	select GENERIC_MSI_IRQ
48770afdab9SFrank Li	help
4886c9f7434SGeert Uytterhoeven	  Provide a driver for the i.MX Messaging Unit block used as a
4896c9f7434SGeert Uytterhoeven	  CPU-to-CPU MSI controller. This requires a specially crafted DT
4906c9f7434SGeert Uytterhoeven	  to make use of this driver.
49170afdab9SFrank Li
49270afdab9SFrank Li	  If unsure, say N
49370afdab9SFrank Li
4949e543e22SJiaxun Yangconfig LS1X_IRQ
4959e543e22SJiaxun Yang	bool "Loongson-1 Interrupt Controller"
4969e543e22SJiaxun Yang	depends on MACH_LOONGSON32
4979e543e22SJiaxun Yang	default y
4989e543e22SJiaxun Yang	select IRQ_DOMAIN
4999e543e22SJiaxun Yang	select GENERIC_IRQ_CHIP
5009e543e22SJiaxun Yang	help
5019e543e22SJiaxun Yang	  Support for the Loongson-1 platform Interrupt Controller.
5029e543e22SJiaxun Yang
503cd844b07SLokesh Vutlaconfig TI_SCI_INTR_IRQCHIP
504cd844b07SLokesh Vutla	bool
505cd844b07SLokesh Vutla	depends on TI_SCI_PROTOCOL
506cd844b07SLokesh Vutla	select IRQ_DOMAIN_HIERARCHY
507cd844b07SLokesh Vutla	help
508cd844b07SLokesh Vutla	  This enables the irqchip driver support for K3 Interrupt router
509cd844b07SLokesh Vutla	  over TI System Control Interface available on some new TI's SoCs.
510cd844b07SLokesh Vutla	  If you wish to use interrupt router irq resources managed by the
511cd844b07SLokesh Vutla	  TI System Controller, say Y here. Otherwise, say N.
512cd844b07SLokesh Vutla
5139f1463b8SLokesh Vutlaconfig TI_SCI_INTA_IRQCHIP
5149f1463b8SLokesh Vutla	bool
5159f1463b8SLokesh Vutla	depends on TI_SCI_PROTOCOL
5169f1463b8SLokesh Vutla	select IRQ_DOMAIN_HIERARCHY
517f011df61SLokesh Vutla	select TI_SCI_INTA_MSI_DOMAIN
5189f1463b8SLokesh Vutla	help
5199f1463b8SLokesh Vutla	  This enables the irqchip driver support for K3 Interrupt aggregator
5209f1463b8SLokesh Vutla	  over TI System Control Interface available on some new TI's SoCs.
5219f1463b8SLokesh Vutla	  If you wish to use interrupt aggregator irq resources managed by the
5229f1463b8SLokesh Vutla	  TI System Controller, say Y here. Otherwise, say N.
5239f1463b8SLokesh Vutla
52404e2d1e0SGrzegorz Jaszczykconfig TI_PRUSS_INTC
525b8e594faSSuman Anna	tristate
526b8e594faSSuman Anna	depends on TI_PRUSS
527b8e594faSSuman Anna	default TI_PRUSS
52804e2d1e0SGrzegorz Jaszczyk	select IRQ_DOMAIN
52904e2d1e0SGrzegorz Jaszczyk	help
53004e2d1e0SGrzegorz Jaszczyk	  This enables support for the PRU-ICSS Local Interrupt Controller
53104e2d1e0SGrzegorz Jaszczyk	  present within a PRU-ICSS subsystem present on various TI SoCs.
53204e2d1e0SGrzegorz Jaszczyk	  The PRUSS INTC enables various interrupts to be routed to multiple
53304e2d1e0SGrzegorz Jaszczyk	  different processors within the SoC.
53404e2d1e0SGrzegorz Jaszczyk
5356b7ce892SAnup Patelconfig RISCV_INTC
536d8fb1307SConor Dooley	bool
5376b7ce892SAnup Patel	depends on RISCV
538*832f15f4SAnup Patel	select IRQ_DOMAIN_HIERARCHY
5396b7ce892SAnup Patel
5408237f8bcSChristoph Hellwigconfig SIFIVE_PLIC
541fdb1742aSConor Dooley	bool
5428237f8bcSChristoph Hellwig	depends on RISCV
543466008f9SYash Shah	select IRQ_DOMAIN_HIERARCHY
544de078949SSamuel Holland	select GENERIC_IRQ_EFFECTIVE_AFF_MASK if SMP
54501493855SJonathan Neuschäfer
546b74416dbSHyunki Kooconfig EXYNOS_IRQ_COMBINER
547b74416dbSHyunki Koo	bool "Samsung Exynos IRQ combiner support" if COMPILE_TEST
548b74416dbSHyunki Koo	depends on (ARCH_EXYNOS && ARM) || COMPILE_TEST
549b74416dbSHyunki Koo	help
550b74416dbSHyunki Koo	  Say yes here to add support for the IRQ combiner devices embedded
551b74416dbSHyunki Koo	  in Samsung Exynos chips.
552b74416dbSHyunki Koo
553b2d3e335SHuacai Chenconfig IRQ_LOONGARCH_CPU
554b2d3e335SHuacai Chen	bool
555b2d3e335SHuacai Chen	select GENERIC_IRQ_CHIP
556b2d3e335SHuacai Chen	select IRQ_DOMAIN
557b2d3e335SHuacai Chen	select GENERIC_IRQ_EFFECTIVE_AFF_MASK
55870f7b6c0SHuacai Chen	select LOONGSON_HTVEC
5598d5356f9SHuacai Chen	select LOONGSON_LIOINTC
5608d5356f9SHuacai Chen	select LOONGSON_EIOINTC
5618d5356f9SHuacai Chen	select LOONGSON_PCH_PIC
5628d5356f9SHuacai Chen	select LOONGSON_PCH_MSI
5638d5356f9SHuacai Chen	select LOONGSON_PCH_LPC
564b2d3e335SHuacai Chen	help
565b2d3e335SHuacai Chen	  Support for the LoongArch CPU Interrupt Controller. For details of
566b2d3e335SHuacai Chen	  irq chip hierarchy on LoongArch platforms please read the document
567b2d3e335SHuacai Chen	  Documentation/loongarch/irq-chip-model.rst.
568b2d3e335SHuacai Chen
569dbb15226SJiaxun Yangconfig LOONGSON_LIOINTC
570dbb15226SJiaxun Yang	bool "Loongson Local I/O Interrupt Controller"
571dbb15226SJiaxun Yang	depends on MACH_LOONGSON64
572dbb15226SJiaxun Yang	default y
573dbb15226SJiaxun Yang	select IRQ_DOMAIN
574dbb15226SJiaxun Yang	select GENERIC_IRQ_CHIP
575dbb15226SJiaxun Yang	help
576dbb15226SJiaxun Yang	  Support for the Loongson Local I/O Interrupt Controller.
577dbb15226SJiaxun Yang
578dd281e1aSHuacai Chenconfig LOONGSON_EIOINTC
579dd281e1aSHuacai Chen	bool "Loongson Extend I/O Interrupt Controller"
580dd281e1aSHuacai Chen	depends on LOONGARCH
581dd281e1aSHuacai Chen	depends on MACH_LOONGSON64
582dd281e1aSHuacai Chen	default MACH_LOONGSON64
583dd281e1aSHuacai Chen	select IRQ_DOMAIN_HIERARCHY
584dd281e1aSHuacai Chen	select GENERIC_IRQ_CHIP
585dd281e1aSHuacai Chen	help
586dd281e1aSHuacai Chen	  Support for the Loongson3 Extend I/O Interrupt Vector Controller.
587dd281e1aSHuacai Chen
588a93f1d90SJiaxun Yangconfig LOONGSON_HTPIC
589a93f1d90SJiaxun Yang	bool "Loongson3 HyperTransport PIC Controller"
590987a3e03SHuacai Chen	depends on MACH_LOONGSON64 && MIPS
591a93f1d90SJiaxun Yang	default y
592a93f1d90SJiaxun Yang	select IRQ_DOMAIN
593a93f1d90SJiaxun Yang	select GENERIC_IRQ_CHIP
594a93f1d90SJiaxun Yang	help
595a93f1d90SJiaxun Yang	  Support for the Loongson-3 HyperTransport PIC Controller.
596a93f1d90SJiaxun Yang
597818e915fSJiaxun Yangconfig LOONGSON_HTVEC
598987a3e03SHuacai Chen	bool "Loongson HyperTransport Interrupt Vector Controller"
599d77aeb5dSIngo Molnar	depends on MACH_LOONGSON64
600818e915fSJiaxun Yang	default MACH_LOONGSON64
601818e915fSJiaxun Yang	select IRQ_DOMAIN_HIERARCHY
602818e915fSJiaxun Yang	help
603987a3e03SHuacai Chen	  Support for the Loongson HyperTransport Interrupt Vector Controller.
604818e915fSJiaxun Yang
605ef8c01ebSJiaxun Yangconfig LOONGSON_PCH_PIC
606ef8c01ebSJiaxun Yang	bool "Loongson PCH PIC Controller"
607bcdd75c5SHuacai Chen	depends on MACH_LOONGSON64
608ef8c01ebSJiaxun Yang	default MACH_LOONGSON64
609ef8c01ebSJiaxun Yang	select IRQ_DOMAIN_HIERARCHY
610ef8c01ebSJiaxun Yang	select IRQ_FASTEOI_HIERARCHY_HANDLERS
611ef8c01ebSJiaxun Yang	help
612ef8c01ebSJiaxun Yang	  Support for the Loongson PCH PIC Controller.
613ef8c01ebSJiaxun Yang
614632dcc2cSJiaxun Yangconfig LOONGSON_PCH_MSI
615a23df9a4SJiaxun Yang	bool "Loongson PCH MSI Controller"
61602308732SHuacai Chen	depends on MACH_LOONGSON64
617632dcc2cSJiaxun Yang	depends on PCI
618632dcc2cSJiaxun Yang	default MACH_LOONGSON64
619632dcc2cSJiaxun Yang	select IRQ_DOMAIN_HIERARCHY
620632dcc2cSJiaxun Yang	select PCI_MSI
621632dcc2cSJiaxun Yang	help
622632dcc2cSJiaxun Yang	  Support for the Loongson PCH MSI Controller.
623632dcc2cSJiaxun Yang
624ee73f14eSHuacai Chenconfig LOONGSON_PCH_LPC
625ee73f14eSHuacai Chen	bool "Loongson PCH LPC Controller"
626e7ccba77SJianmin Lv	depends on LOONGARCH
627ee73f14eSHuacai Chen	depends on MACH_LOONGSON64
628e7ccba77SJianmin Lv	default MACH_LOONGSON64
629ee73f14eSHuacai Chen	select IRQ_DOMAIN_HIERARCHY
630ee73f14eSHuacai Chen	help
631ee73f14eSHuacai Chen	  Support for the Loongson PCH LPC Controller.
632ee73f14eSHuacai Chen
633ad4c938cSMark-PK Tsaiconfig MST_IRQ
634ad4c938cSMark-PK Tsai	bool "MStar Interrupt Controller"
63561b0648dSGeert Uytterhoeven	depends on ARCH_MEDIATEK || ARCH_MSTARV7 || COMPILE_TEST
636ad4c938cSMark-PK Tsai	default ARCH_MEDIATEK
637ad4c938cSMark-PK Tsai	select IRQ_DOMAIN
638ad4c938cSMark-PK Tsai	select IRQ_DOMAIN_HIERARCHY
639ad4c938cSMark-PK Tsai	help
640ad4c938cSMark-PK Tsai	  Support MStar Interrupt Controller.
641ad4c938cSMark-PK Tsai
642fead4dd4SJonathan Neuschäferconfig WPCM450_AIC
643fead4dd4SJonathan Neuschäfer	bool "Nuvoton WPCM450 Advanced Interrupt Controller"
64494bc9420SMarc Zyngier	depends on ARCH_WPCM450
645fead4dd4SJonathan Neuschäfer	help
646fead4dd4SJonathan Neuschäfer	  Support for the interrupt controller in the Nuvoton WPCM450 BMC SoC.
647fead4dd4SJonathan Neuschäfer
648529ea368SThomas Bogendoerferconfig IRQ_IDT3243X
649529ea368SThomas Bogendoerfer	bool
650529ea368SThomas Bogendoerfer	select GENERIC_IRQ_CHIP
651529ea368SThomas Bogendoerfer	select IRQ_DOMAIN
652529ea368SThomas Bogendoerfer
65376cde263SHector Martinconfig APPLE_AIC
65476cde263SHector Martin	bool "Apple Interrupt Controller (AIC)"
65576cde263SHector Martin	depends on ARM64
6565b44955dSGeert Uytterhoeven	depends on ARCH_APPLE || COMPILE_TEST
657c19f8971SMarc Zyngier	select GENERIC_IRQ_IPI_MUX
65876cde263SHector Martin	help
65976cde263SHector Martin	  Support for the Apple Interrupt Controller found on Apple Silicon SoCs,
66076cde263SHector Martin	  such as the M1.
66176cde263SHector Martin
66200fa3461SClaudiu Bezneaconfig MCHP_EIC
66300fa3461SClaudiu Beznea	bool "Microchip External Interrupt Controller"
66400fa3461SClaudiu Beznea	depends on ARCH_AT91 || COMPILE_TEST
66500fa3461SClaudiu Beznea	select IRQ_DOMAIN
66600fa3461SClaudiu Beznea	select IRQ_DOMAIN_HIERARCHY
66700fa3461SClaudiu Beznea	help
66800fa3461SClaudiu Beznea	  Support for Microchip External Interrupt Controller.
66900fa3461SClaudiu Beznea
670f7189d93SQin Jianconfig SUNPLUS_SP7021_INTC
671f7189d93SQin Jian	bool "Sunplus SP7021 interrupt controller" if COMPILE_TEST
672f7189d93SQin Jian	default SOC_SP7021
673f7189d93SQin Jian	help
674f7189d93SQin Jian	  Support for the Sunplus SP7021 Interrupt Controller IP core.
675f7189d93SQin Jian	  SP7021 SoC has 2 Chips: C-Chip & P-Chip. This is used as a
676f7189d93SQin Jian	  chained controller, routing all interrupt source in P-Chip to
677f7189d93SQin Jian	  the primary controller on C-Chip.
678f7189d93SQin Jian
67901493855SJonathan Neuschäferendmenu
680