xref: /linux/drivers/gpu/drm/i915/display/intel_display_power.c (revision c17ee635fd3a482b2ad2bf5e269755c2eae5f25e)
1 /* SPDX-License-Identifier: MIT */
2 /*
3  * Copyright © 2019 Intel Corporation
4  */
5 
6 #include <linux/iopoll.h>
7 #include <linux/string_helpers.h>
8 
9 #include <drm/drm_print.h>
10 
11 #include "i915_reg.h"
12 #include "intel_backlight_regs.h"
13 #include "intel_cdclk.h"
14 #include "intel_clock_gating.h"
15 #include "intel_combo_phy.h"
16 #include "intel_de.h"
17 #include "intel_display_power.h"
18 #include "intel_display_power_map.h"
19 #include "intel_display_power_well.h"
20 #include "intel_display_regs.h"
21 #include "intel_display_rpm.h"
22 #include "intel_display_types.h"
23 #include "intel_display_utils.h"
24 #include "intel_dmc.h"
25 #include "intel_dram.h"
26 #include "intel_mchbar_regs.h"
27 #include "intel_parent.h"
28 #include "intel_pch_refclk.h"
29 #include "intel_pcode.h"
30 #include "intel_pmdemand.h"
31 #include "intel_pps_regs.h"
32 #include "intel_snps_phy.h"
33 #include "intel_step.h"
34 #include "skl_watermark.h"
35 #include "skl_watermark_regs.h"
36 #include "vlv_sideband.h"
37 
38 #define for_each_power_domain_well(__display, __power_well, __domain)	\
39 	for_each_power_well((__display), __power_well)			\
40 		for_each_if(test_bit((__domain), (__power_well)->domains.bits))
41 
42 #define for_each_power_domain_well_reverse(__display, __power_well, __domain) \
43 	for_each_power_well_reverse((__display), __power_well) \
44 		for_each_if(test_bit((__domain), (__power_well)->domains.bits))
45 
46 static const char *
47 intel_display_power_domain_str(enum intel_display_power_domain domain)
48 {
49 	switch (domain) {
50 	case POWER_DOMAIN_DISPLAY_CORE:
51 		return "DISPLAY_CORE";
52 	case POWER_DOMAIN_PIPE_A:
53 		return "PIPE_A";
54 	case POWER_DOMAIN_PIPE_B:
55 		return "PIPE_B";
56 	case POWER_DOMAIN_PIPE_C:
57 		return "PIPE_C";
58 	case POWER_DOMAIN_PIPE_D:
59 		return "PIPE_D";
60 	case POWER_DOMAIN_PIPE_PANEL_FITTER_A:
61 		return "PIPE_PANEL_FITTER_A";
62 	case POWER_DOMAIN_PIPE_PANEL_FITTER_B:
63 		return "PIPE_PANEL_FITTER_B";
64 	case POWER_DOMAIN_PIPE_PANEL_FITTER_C:
65 		return "PIPE_PANEL_FITTER_C";
66 	case POWER_DOMAIN_PIPE_PANEL_FITTER_D:
67 		return "PIPE_PANEL_FITTER_D";
68 	case POWER_DOMAIN_TRANSCODER_A:
69 		return "TRANSCODER_A";
70 	case POWER_DOMAIN_TRANSCODER_B:
71 		return "TRANSCODER_B";
72 	case POWER_DOMAIN_TRANSCODER_C:
73 		return "TRANSCODER_C";
74 	case POWER_DOMAIN_TRANSCODER_D:
75 		return "TRANSCODER_D";
76 	case POWER_DOMAIN_TRANSCODER_EDP:
77 		return "TRANSCODER_EDP";
78 	case POWER_DOMAIN_TRANSCODER_DSI_A:
79 		return "TRANSCODER_DSI_A";
80 	case POWER_DOMAIN_TRANSCODER_DSI_C:
81 		return "TRANSCODER_DSI_C";
82 	case POWER_DOMAIN_TRANSCODER_VDSC_PW2:
83 		return "TRANSCODER_VDSC_PW2";
84 	case POWER_DOMAIN_PORT_DDI_LANES_A:
85 		return "PORT_DDI_LANES_A";
86 	case POWER_DOMAIN_PORT_DDI_LANES_B:
87 		return "PORT_DDI_LANES_B";
88 	case POWER_DOMAIN_PORT_DDI_LANES_C:
89 		return "PORT_DDI_LANES_C";
90 	case POWER_DOMAIN_PORT_DDI_LANES_D:
91 		return "PORT_DDI_LANES_D";
92 	case POWER_DOMAIN_PORT_DDI_LANES_E:
93 		return "PORT_DDI_LANES_E";
94 	case POWER_DOMAIN_PORT_DDI_LANES_F:
95 		return "PORT_DDI_LANES_F";
96 	case POWER_DOMAIN_PORT_DDI_LANES_TC1:
97 		return "PORT_DDI_LANES_TC1";
98 	case POWER_DOMAIN_PORT_DDI_LANES_TC2:
99 		return "PORT_DDI_LANES_TC2";
100 	case POWER_DOMAIN_PORT_DDI_LANES_TC3:
101 		return "PORT_DDI_LANES_TC3";
102 	case POWER_DOMAIN_PORT_DDI_LANES_TC4:
103 		return "PORT_DDI_LANES_TC4";
104 	case POWER_DOMAIN_PORT_DDI_LANES_TC5:
105 		return "PORT_DDI_LANES_TC5";
106 	case POWER_DOMAIN_PORT_DDI_LANES_TC6:
107 		return "PORT_DDI_LANES_TC6";
108 	case POWER_DOMAIN_PORT_DDI_IO_A:
109 		return "PORT_DDI_IO_A";
110 	case POWER_DOMAIN_PORT_DDI_IO_B:
111 		return "PORT_DDI_IO_B";
112 	case POWER_DOMAIN_PORT_DDI_IO_C:
113 		return "PORT_DDI_IO_C";
114 	case POWER_DOMAIN_PORT_DDI_IO_D:
115 		return "PORT_DDI_IO_D";
116 	case POWER_DOMAIN_PORT_DDI_IO_E:
117 		return "PORT_DDI_IO_E";
118 	case POWER_DOMAIN_PORT_DDI_IO_F:
119 		return "PORT_DDI_IO_F";
120 	case POWER_DOMAIN_PORT_DDI_IO_TC1:
121 		return "PORT_DDI_IO_TC1";
122 	case POWER_DOMAIN_PORT_DDI_IO_TC2:
123 		return "PORT_DDI_IO_TC2";
124 	case POWER_DOMAIN_PORT_DDI_IO_TC3:
125 		return "PORT_DDI_IO_TC3";
126 	case POWER_DOMAIN_PORT_DDI_IO_TC4:
127 		return "PORT_DDI_IO_TC4";
128 	case POWER_DOMAIN_PORT_DDI_IO_TC5:
129 		return "PORT_DDI_IO_TC5";
130 	case POWER_DOMAIN_PORT_DDI_IO_TC6:
131 		return "PORT_DDI_IO_TC6";
132 	case POWER_DOMAIN_PORT_DSI:
133 		return "PORT_DSI";
134 	case POWER_DOMAIN_PORT_CRT:
135 		return "PORT_CRT";
136 	case POWER_DOMAIN_PORT_OTHER:
137 		return "PORT_OTHER";
138 	case POWER_DOMAIN_VGA:
139 		return "VGA";
140 	case POWER_DOMAIN_AUDIO_MMIO:
141 		return "AUDIO_MMIO";
142 	case POWER_DOMAIN_AUDIO_PLAYBACK:
143 		return "AUDIO_PLAYBACK";
144 	case POWER_DOMAIN_AUX_IO_A:
145 		return "AUX_IO_A";
146 	case POWER_DOMAIN_AUX_IO_B:
147 		return "AUX_IO_B";
148 	case POWER_DOMAIN_AUX_IO_C:
149 		return "AUX_IO_C";
150 	case POWER_DOMAIN_AUX_IO_D:
151 		return "AUX_IO_D";
152 	case POWER_DOMAIN_AUX_IO_E:
153 		return "AUX_IO_E";
154 	case POWER_DOMAIN_AUX_IO_F:
155 		return "AUX_IO_F";
156 	case POWER_DOMAIN_AUX_A:
157 		return "AUX_A";
158 	case POWER_DOMAIN_AUX_B:
159 		return "AUX_B";
160 	case POWER_DOMAIN_AUX_C:
161 		return "AUX_C";
162 	case POWER_DOMAIN_AUX_D:
163 		return "AUX_D";
164 	case POWER_DOMAIN_AUX_E:
165 		return "AUX_E";
166 	case POWER_DOMAIN_AUX_F:
167 		return "AUX_F";
168 	case POWER_DOMAIN_AUX_USBC1:
169 		return "AUX_USBC1";
170 	case POWER_DOMAIN_AUX_USBC2:
171 		return "AUX_USBC2";
172 	case POWER_DOMAIN_AUX_USBC3:
173 		return "AUX_USBC3";
174 	case POWER_DOMAIN_AUX_USBC4:
175 		return "AUX_USBC4";
176 	case POWER_DOMAIN_AUX_USBC5:
177 		return "AUX_USBC5";
178 	case POWER_DOMAIN_AUX_USBC6:
179 		return "AUX_USBC6";
180 	case POWER_DOMAIN_AUX_TBT1:
181 		return "AUX_TBT1";
182 	case POWER_DOMAIN_AUX_TBT2:
183 		return "AUX_TBT2";
184 	case POWER_DOMAIN_AUX_TBT3:
185 		return "AUX_TBT3";
186 	case POWER_DOMAIN_AUX_TBT4:
187 		return "AUX_TBT4";
188 	case POWER_DOMAIN_AUX_TBT5:
189 		return "AUX_TBT5";
190 	case POWER_DOMAIN_AUX_TBT6:
191 		return "AUX_TBT6";
192 	case POWER_DOMAIN_GMBUS:
193 		return "GMBUS";
194 	case POWER_DOMAIN_INIT:
195 		return "INIT";
196 	case POWER_DOMAIN_GT_IRQ:
197 		return "GT_IRQ";
198 	case POWER_DOMAIN_DC_OFF:
199 		return "DC_OFF";
200 	case POWER_DOMAIN_TC_COLD_OFF:
201 		return "TC_COLD_OFF";
202 	default:
203 		MISSING_CASE(domain);
204 		return "?";
205 	}
206 }
207 
208 static bool __intel_display_power_is_enabled(struct intel_display *display,
209 					     enum intel_display_power_domain domain)
210 {
211 	struct i915_power_well *power_well;
212 	bool is_enabled;
213 
214 	if (intel_display_rpm_suspended(display))
215 		return false;
216 
217 	is_enabled = true;
218 
219 	for_each_power_domain_well_reverse(display, power_well, domain) {
220 		if (intel_power_well_is_always_on(power_well))
221 			continue;
222 
223 		if (!intel_power_well_is_enabled_cached(power_well)) {
224 			is_enabled = false;
225 			break;
226 		}
227 	}
228 
229 	return is_enabled;
230 }
231 
232 /**
233  * intel_display_power_is_enabled - check for a power domain
234  * @display: display device instance
235  * @domain: power domain to check
236  *
237  * This function can be used to check the hw power domain state. It is mostly
238  * used in hardware state readout functions. Everywhere else code should rely
239  * upon explicit power domain reference counting to ensure that the hardware
240  * block is powered up before accessing it.
241  *
242  * Callers must hold the relevant modesetting locks to ensure that concurrent
243  * threads can't disable the power well while the caller tries to read a few
244  * registers.
245  *
246  * Returns:
247  * True when the power domain is enabled, false otherwise.
248  */
249 bool intel_display_power_is_enabled(struct intel_display *display,
250 				    enum intel_display_power_domain domain)
251 {
252 	struct i915_power_domains *power_domains = &display->power.domains;
253 	bool ret;
254 
255 	mutex_lock(&power_domains->lock);
256 	ret = __intel_display_power_is_enabled(display, domain);
257 	mutex_unlock(&power_domains->lock);
258 
259 	return ret;
260 }
261 
262 static u32
263 sanitize_target_dc_state(struct intel_display *display,
264 			 u32 target_dc_state)
265 {
266 	struct i915_power_domains *power_domains = &display->power.domains;
267 	static const u32 states[] = {
268 		DC_STATE_EN_UPTO_DC6,
269 		DC_STATE_EN_UPTO_DC5,
270 		DC_STATE_EN_DC3CO,
271 		DC_STATE_DISABLE,
272 	};
273 	int i;
274 
275 	for (i = 0; i < ARRAY_SIZE(states) - 1; i++) {
276 		if (target_dc_state != states[i])
277 			continue;
278 
279 		if (power_domains->allowed_dc_mask & target_dc_state)
280 			break;
281 
282 		target_dc_state = states[i + 1];
283 	}
284 
285 	return target_dc_state;
286 }
287 
288 /**
289  * intel_display_power_set_target_dc_state - Set target dc state.
290  * @display: display device
291  * @state: state which needs to be set as target_dc_state.
292  *
293  * This function set the "DC off" power well target_dc_state,
294  * based upon this target_dc_stste, "DC off" power well will
295  * enable desired DC state.
296  */
297 void intel_display_power_set_target_dc_state(struct intel_display *display,
298 					     u32 state)
299 {
300 	struct i915_power_well *power_well;
301 	bool dc_off_enabled;
302 	struct i915_power_domains *power_domains = &display->power.domains;
303 
304 	mutex_lock(&power_domains->lock);
305 	power_well = lookup_power_well(display, SKL_DISP_DC_OFF);
306 
307 	if (drm_WARN_ON(display->drm, !power_well))
308 		goto unlock;
309 
310 	state = sanitize_target_dc_state(display, state);
311 
312 	if (state == power_domains->target_dc_state)
313 		goto unlock;
314 
315 	dc_off_enabled = intel_power_well_is_enabled(display, power_well);
316 	/*
317 	 * If DC off power well is disabled, need to enable and disable the
318 	 * DC off power well to effect target DC state.
319 	 */
320 	if (!dc_off_enabled)
321 		intel_power_well_enable(display, power_well);
322 
323 	power_domains->target_dc_state = state;
324 
325 	if (!dc_off_enabled)
326 		intel_power_well_disable(display, power_well);
327 
328 unlock:
329 	mutex_unlock(&power_domains->lock);
330 }
331 
332 /**
333  * intel_display_power_get_current_dc_state - Set target dc state.
334  * @display: display device
335  *
336  * This function set the "DC off" power well target_dc_state,
337  * based upon this target_dc_stste, "DC off" power well will
338  * enable desired DC state.
339  */
340 u32 intel_display_power_get_current_dc_state(struct intel_display *display)
341 {
342 	struct i915_power_well *power_well;
343 	struct i915_power_domains *power_domains = &display->power.domains;
344 	u32 current_dc_state = DC_STATE_DISABLE;
345 
346 	mutex_lock(&power_domains->lock);
347 	power_well = lookup_power_well(display, SKL_DISP_DC_OFF);
348 
349 	if (drm_WARN_ON(display->drm, !power_well))
350 		goto unlock;
351 
352 	current_dc_state = intel_power_well_is_enabled(display, power_well) ?
353 		DC_STATE_DISABLE : power_domains->target_dc_state;
354 
355 unlock:
356 	mutex_unlock(&power_domains->lock);
357 
358 	return current_dc_state;
359 }
360 
361 static void __async_put_domains_mask(struct i915_power_domains *power_domains,
362 				     struct intel_power_domain_mask *mask)
363 {
364 	bitmap_or(mask->bits,
365 		  power_domains->async_put_domains[0].bits,
366 		  power_domains->async_put_domains[1].bits,
367 		  POWER_DOMAIN_NUM);
368 }
369 
370 #if IS_ENABLED(CONFIG_DRM_I915_DEBUG_RUNTIME_PM)
371 
372 static bool
373 assert_async_put_domain_masks_disjoint(struct i915_power_domains *power_domains)
374 {
375 	struct intel_display *display = container_of(power_domains,
376 						     struct intel_display,
377 						     power.domains);
378 
379 	return !drm_WARN_ON(display->drm,
380 			    bitmap_intersects(power_domains->async_put_domains[0].bits,
381 					      power_domains->async_put_domains[1].bits,
382 					      POWER_DOMAIN_NUM));
383 }
384 
385 static bool
386 __async_put_domains_state_ok(struct i915_power_domains *power_domains)
387 {
388 	struct intel_display *display = container_of(power_domains,
389 						     struct intel_display,
390 						     power.domains);
391 	struct intel_power_domain_mask async_put_mask;
392 	enum intel_display_power_domain domain;
393 	bool err = false;
394 
395 	err |= !assert_async_put_domain_masks_disjoint(power_domains);
396 	__async_put_domains_mask(power_domains, &async_put_mask);
397 	err |= drm_WARN_ON(display->drm,
398 			   !!power_domains->async_put_wakeref !=
399 			   !bitmap_empty(async_put_mask.bits, POWER_DOMAIN_NUM));
400 
401 	for_each_power_domain(domain, &async_put_mask)
402 		err |= drm_WARN_ON(display->drm,
403 				   power_domains->domain_use_count[domain] != 1);
404 
405 	return !err;
406 }
407 
408 static void print_power_domains(struct i915_power_domains *power_domains,
409 				const char *prefix, struct intel_power_domain_mask *mask)
410 {
411 	struct intel_display *display = container_of(power_domains,
412 						     struct intel_display,
413 						     power.domains);
414 	enum intel_display_power_domain domain;
415 
416 	drm_dbg_kms(display->drm, "%s (%d):\n", prefix, bitmap_weight(mask->bits, POWER_DOMAIN_NUM));
417 	for_each_power_domain(domain, mask)
418 		drm_dbg_kms(display->drm, "%s use_count %d\n",
419 			    intel_display_power_domain_str(domain),
420 			    power_domains->domain_use_count[domain]);
421 }
422 
423 static void
424 print_async_put_domains_state(struct i915_power_domains *power_domains)
425 {
426 	struct intel_display *display = container_of(power_domains,
427 						     struct intel_display,
428 						     power.domains);
429 
430 	drm_dbg_kms(display->drm, "async_put_wakeref: %s\n",
431 		    str_yes_no(power_domains->async_put_wakeref));
432 
433 	print_power_domains(power_domains, "async_put_domains[0]",
434 			    &power_domains->async_put_domains[0]);
435 	print_power_domains(power_domains, "async_put_domains[1]",
436 			    &power_domains->async_put_domains[1]);
437 }
438 
439 static void
440 verify_async_put_domains_state(struct i915_power_domains *power_domains)
441 {
442 	if (!__async_put_domains_state_ok(power_domains))
443 		print_async_put_domains_state(power_domains);
444 }
445 
446 #else
447 
448 static void
449 assert_async_put_domain_masks_disjoint(struct i915_power_domains *power_domains)
450 {
451 }
452 
453 static void
454 verify_async_put_domains_state(struct i915_power_domains *power_domains)
455 {
456 }
457 
458 #endif /* CONFIG_DRM_I915_DEBUG_RUNTIME_PM */
459 
460 static void async_put_domains_mask(struct i915_power_domains *power_domains,
461 				   struct intel_power_domain_mask *mask)
462 
463 {
464 	assert_async_put_domain_masks_disjoint(power_domains);
465 
466 	__async_put_domains_mask(power_domains, mask);
467 }
468 
469 static void
470 async_put_domains_clear_domain(struct i915_power_domains *power_domains,
471 			       enum intel_display_power_domain domain)
472 {
473 	assert_async_put_domain_masks_disjoint(power_domains);
474 
475 	clear_bit(domain, power_domains->async_put_domains[0].bits);
476 	clear_bit(domain, power_domains->async_put_domains[1].bits);
477 }
478 
479 static void
480 cancel_async_put_work(struct i915_power_domains *power_domains, bool sync)
481 {
482 	if (sync)
483 		cancel_delayed_work_sync(&power_domains->async_put_work);
484 	else
485 		cancel_delayed_work(&power_domains->async_put_work);
486 
487 	power_domains->async_put_next_delay = 0;
488 }
489 
490 static bool
491 intel_display_power_grab_async_put_ref(struct intel_display *display,
492 				       enum intel_display_power_domain domain)
493 {
494 	struct i915_power_domains *power_domains = &display->power.domains;
495 	struct intel_power_domain_mask async_put_mask;
496 	bool ret = false;
497 
498 	async_put_domains_mask(power_domains, &async_put_mask);
499 	if (!test_bit(domain, async_put_mask.bits))
500 		goto out_verify;
501 
502 	async_put_domains_clear_domain(power_domains, domain);
503 
504 	ret = true;
505 
506 	async_put_domains_mask(power_domains, &async_put_mask);
507 	if (!bitmap_empty(async_put_mask.bits, POWER_DOMAIN_NUM))
508 		goto out_verify;
509 
510 	cancel_async_put_work(power_domains, false);
511 	intel_display_rpm_put_raw(display,
512 				  fetch_and_zero(&power_domains->async_put_wakeref));
513 out_verify:
514 	verify_async_put_domains_state(power_domains);
515 
516 	return ret;
517 }
518 
519 static void
520 __intel_display_power_get_domain(struct intel_display *display,
521 				 enum intel_display_power_domain domain)
522 {
523 	struct i915_power_domains *power_domains = &display->power.domains;
524 	struct i915_power_well *power_well;
525 
526 	if (intel_display_power_grab_async_put_ref(display, domain))
527 		return;
528 
529 	for_each_power_domain_well(display, power_well, domain)
530 		intel_power_well_get(display, power_well);
531 
532 	power_domains->domain_use_count[domain]++;
533 }
534 
535 /**
536  * intel_display_power_get - grab a power domain reference
537  * @display: display device instance
538  * @domain: power domain to reference
539  *
540  * This function grabs a power domain reference for @domain and ensures that the
541  * power domain and all its parents are powered up. Therefore users should only
542  * grab a reference to the innermost power domain they need.
543  *
544  * Any power domain reference obtained by this function must have a symmetric
545  * call to intel_display_power_put() to release the reference again.
546  */
547 struct ref_tracker *intel_display_power_get(struct intel_display *display,
548 					    enum intel_display_power_domain domain)
549 {
550 	struct i915_power_domains *power_domains = &display->power.domains;
551 	struct ref_tracker *wakeref;
552 
553 	wakeref = intel_display_rpm_get(display);
554 
555 	mutex_lock(&power_domains->lock);
556 	__intel_display_power_get_domain(display, domain);
557 	mutex_unlock(&power_domains->lock);
558 
559 	return wakeref;
560 }
561 
562 /**
563  * intel_display_power_get_if_enabled - grab a reference for an enabled display power domain
564  * @display: display device instance
565  * @domain: power domain to reference
566  *
567  * This function grabs a power domain reference for @domain and ensures that the
568  * power domain and all its parents are powered up. Therefore users should only
569  * grab a reference to the innermost power domain they need.
570  *
571  * Any power domain reference obtained by this function must have a symmetric
572  * call to intel_display_power_put() to release the reference again.
573  */
574 struct ref_tracker *
575 intel_display_power_get_if_enabled(struct intel_display *display,
576 				   enum intel_display_power_domain domain)
577 {
578 	struct i915_power_domains *power_domains = &display->power.domains;
579 	struct ref_tracker *wakeref;
580 	bool is_enabled;
581 
582 	wakeref = intel_display_rpm_get_if_in_use(display);
583 	if (!wakeref)
584 		return NULL;
585 
586 	mutex_lock(&power_domains->lock);
587 
588 	if (__intel_display_power_is_enabled(display, domain)) {
589 		__intel_display_power_get_domain(display, domain);
590 		is_enabled = true;
591 	} else {
592 		is_enabled = false;
593 	}
594 
595 	mutex_unlock(&power_domains->lock);
596 
597 	if (!is_enabled) {
598 		intel_display_rpm_put(display, wakeref);
599 		wakeref = NULL;
600 	}
601 
602 	return wakeref;
603 }
604 
605 static void
606 __intel_display_power_put_domain(struct intel_display *display,
607 				 enum intel_display_power_domain domain)
608 {
609 	struct i915_power_domains *power_domains = &display->power.domains;
610 	struct i915_power_well *power_well;
611 	const char *name = intel_display_power_domain_str(domain);
612 	struct intel_power_domain_mask async_put_mask;
613 
614 	drm_WARN(display->drm, !power_domains->domain_use_count[domain],
615 		 "Use count on domain %s is already zero\n",
616 		 name);
617 	async_put_domains_mask(power_domains, &async_put_mask);
618 	drm_WARN(display->drm,
619 		 test_bit(domain, async_put_mask.bits),
620 		 "Async disabling of domain %s is pending\n",
621 		 name);
622 
623 	power_domains->domain_use_count[domain]--;
624 
625 	for_each_power_domain_well_reverse(display, power_well, domain)
626 		intel_power_well_put(display, power_well);
627 }
628 
629 static void __intel_display_power_put(struct intel_display *display,
630 				      enum intel_display_power_domain domain)
631 {
632 	struct i915_power_domains *power_domains = &display->power.domains;
633 
634 	mutex_lock(&power_domains->lock);
635 	__intel_display_power_put_domain(display, domain);
636 	mutex_unlock(&power_domains->lock);
637 }
638 
639 static void
640 queue_async_put_domains_work(struct i915_power_domains *power_domains,
641 			     struct ref_tracker *wakeref,
642 			     int delay_ms)
643 {
644 	struct intel_display *display = container_of(power_domains,
645 						     struct intel_display,
646 						     power.domains);
647 	drm_WARN_ON(display->drm, power_domains->async_put_wakeref);
648 	power_domains->async_put_wakeref = wakeref;
649 	drm_WARN_ON(display->drm, !queue_delayed_work(system_unbound_wq,
650 						      &power_domains->async_put_work,
651 						      msecs_to_jiffies(delay_ms)));
652 }
653 
654 static void
655 release_async_put_domains(struct i915_power_domains *power_domains,
656 			  struct intel_power_domain_mask *mask)
657 {
658 	struct intel_display *display = container_of(power_domains,
659 						     struct intel_display,
660 						     power.domains);
661 	enum intel_display_power_domain domain;
662 	struct ref_tracker *wakeref;
663 
664 	wakeref = intel_display_rpm_get_noresume(display);
665 
666 	for_each_power_domain(domain, mask) {
667 		/* Clear before put, so put's sanity check is happy. */
668 		async_put_domains_clear_domain(power_domains, domain);
669 		__intel_display_power_put_domain(display, domain);
670 	}
671 
672 	intel_display_rpm_put(display, wakeref);
673 }
674 
675 static void
676 intel_display_power_put_async_work(struct work_struct *work)
677 {
678 	struct intel_display *display = container_of(work, struct intel_display,
679 						     power.domains.async_put_work.work);
680 	struct i915_power_domains *power_domains = &display->power.domains;
681 	struct ref_tracker *new_work_wakeref, *old_work_wakeref = NULL;
682 
683 	new_work_wakeref = intel_display_rpm_get_raw(display);
684 
685 	mutex_lock(&power_domains->lock);
686 
687 	/*
688 	 * Bail out if all the domain refs pending to be released were grabbed
689 	 * by subsequent gets or a flush_work.
690 	 */
691 	old_work_wakeref = fetch_and_zero(&power_domains->async_put_wakeref);
692 	if (!old_work_wakeref)
693 		goto out_verify;
694 
695 	release_async_put_domains(power_domains,
696 				  &power_domains->async_put_domains[0]);
697 
698 	/*
699 	 * Cancel the work that got queued after this one got dequeued,
700 	 * since here we released the corresponding async-put reference.
701 	 */
702 	cancel_async_put_work(power_domains, false);
703 
704 	/* Requeue the work if more domains were async put meanwhile. */
705 	if (!bitmap_empty(power_domains->async_put_domains[1].bits, POWER_DOMAIN_NUM)) {
706 		bitmap_copy(power_domains->async_put_domains[0].bits,
707 			    power_domains->async_put_domains[1].bits,
708 			    POWER_DOMAIN_NUM);
709 		bitmap_zero(power_domains->async_put_domains[1].bits,
710 			    POWER_DOMAIN_NUM);
711 		queue_async_put_domains_work(power_domains,
712 					     fetch_and_zero(&new_work_wakeref),
713 					     power_domains->async_put_next_delay);
714 		power_domains->async_put_next_delay = 0;
715 	}
716 
717 out_verify:
718 	verify_async_put_domains_state(power_domains);
719 
720 	mutex_unlock(&power_domains->lock);
721 
722 	if (old_work_wakeref)
723 		intel_display_rpm_put_raw(display, old_work_wakeref);
724 	if (new_work_wakeref)
725 		intel_display_rpm_put_raw(display, new_work_wakeref);
726 }
727 
728 /**
729  * __intel_display_power_put_async - release a power domain reference asynchronously
730  * @display: display device instance
731  * @domain: power domain to reference
732  * @wakeref: wakeref acquired for the reference that is being released
733  * @delay_ms: delay of powering down the power domain
734  *
735  * This function drops the power domain reference obtained by
736  * intel_display_power_get*() and schedules a work to power down the
737  * corresponding hardware block if this is the last reference.
738  * The power down is delayed by @delay_ms if this is >= 0, or by a default
739  * 100 ms otherwise.
740  */
741 void __intel_display_power_put_async(struct intel_display *display,
742 				     enum intel_display_power_domain domain,
743 				     struct ref_tracker *wakeref,
744 				     int delay_ms)
745 {
746 	struct i915_power_domains *power_domains = &display->power.domains;
747 	struct ref_tracker *work_wakeref;
748 
749 	work_wakeref = intel_display_rpm_get_raw(display);
750 
751 	delay_ms = delay_ms >= 0 ? delay_ms : 100;
752 
753 	mutex_lock(&power_domains->lock);
754 
755 	if (power_domains->domain_use_count[domain] > 1) {
756 		__intel_display_power_put_domain(display, domain);
757 
758 		goto out_verify;
759 	}
760 
761 	drm_WARN_ON(display->drm, power_domains->domain_use_count[domain] != 1);
762 
763 	/* Let a pending work requeue itself or queue a new one. */
764 	if (power_domains->async_put_wakeref) {
765 		set_bit(domain, power_domains->async_put_domains[1].bits);
766 		power_domains->async_put_next_delay = max(power_domains->async_put_next_delay,
767 							  delay_ms);
768 	} else {
769 		set_bit(domain, power_domains->async_put_domains[0].bits);
770 		queue_async_put_domains_work(power_domains,
771 					     fetch_and_zero(&work_wakeref),
772 					     delay_ms);
773 	}
774 
775 out_verify:
776 	verify_async_put_domains_state(power_domains);
777 
778 	mutex_unlock(&power_domains->lock);
779 
780 	if (work_wakeref)
781 		intel_display_rpm_put_raw(display, work_wakeref);
782 
783 	intel_display_rpm_put(display, wakeref);
784 }
785 
786 /**
787  * intel_display_power_flush_work - flushes the async display power disabling work
788  * @display: display device instance
789  *
790  * Flushes any pending work that was scheduled by a preceding
791  * intel_display_power_put_async() call, completing the disabling of the
792  * corresponding power domains.
793  *
794  * Note that the work handler function may still be running after this
795  * function returns; to ensure that the work handler isn't running use
796  * intel_display_power_flush_work_sync() instead.
797  */
798 void intel_display_power_flush_work(struct intel_display *display)
799 {
800 	struct i915_power_domains *power_domains = &display->power.domains;
801 	struct intel_power_domain_mask async_put_mask;
802 	struct ref_tracker *work_wakeref;
803 
804 	mutex_lock(&power_domains->lock);
805 
806 	work_wakeref = fetch_and_zero(&power_domains->async_put_wakeref);
807 	if (!work_wakeref)
808 		goto out_verify;
809 
810 	async_put_domains_mask(power_domains, &async_put_mask);
811 	release_async_put_domains(power_domains, &async_put_mask);
812 	cancel_async_put_work(power_domains, false);
813 
814 out_verify:
815 	verify_async_put_domains_state(power_domains);
816 
817 	mutex_unlock(&power_domains->lock);
818 
819 	if (work_wakeref)
820 		intel_display_rpm_put_raw(display, work_wakeref);
821 }
822 
823 /**
824  * intel_display_power_flush_work_sync - flushes and syncs the async display power disabling work
825  * @display: display device instance
826  *
827  * Like intel_display_power_flush_work(), but also ensure that the work
828  * handler function is not running any more when this function returns.
829  */
830 static void
831 intel_display_power_flush_work_sync(struct intel_display *display)
832 {
833 	struct i915_power_domains *power_domains = &display->power.domains;
834 
835 	intel_display_power_flush_work(display);
836 	cancel_async_put_work(power_domains, true);
837 
838 	verify_async_put_domains_state(power_domains);
839 
840 	drm_WARN_ON(display->drm, power_domains->async_put_wakeref);
841 }
842 
843 #if IS_ENABLED(CONFIG_DRM_I915_DEBUG_RUNTIME_PM)
844 /**
845  * intel_display_power_put - release a power domain reference
846  * @display: display device instance
847  * @domain: power domain to reference
848  * @wakeref: wakeref acquired for the reference that is being released
849  *
850  * This function drops the power domain reference obtained by
851  * intel_display_power_get() and might power down the corresponding hardware
852  * block right away if this is the last reference.
853  */
854 void intel_display_power_put(struct intel_display *display,
855 			     enum intel_display_power_domain domain,
856 			     struct ref_tracker *wakeref)
857 {
858 	__intel_display_power_put(display, domain);
859 	intel_display_rpm_put(display, wakeref);
860 }
861 #else
862 /**
863  * intel_display_power_put_unchecked - release an unchecked power domain reference
864  * @display: display device instance
865  * @domain: power domain to reference
866  *
867  * This function drops the power domain reference obtained by
868  * intel_display_power_get() and might power down the corresponding hardware
869  * block right away if this is the last reference.
870  *
871  * This function is only for the power domain code's internal use to suppress wakeref
872  * tracking when the corresponding debug kconfig option is disabled, should not
873  * be used otherwise.
874  */
875 void intel_display_power_put_unchecked(struct intel_display *display,
876 				       enum intel_display_power_domain domain)
877 {
878 	__intel_display_power_put(display, domain);
879 	intel_display_rpm_put_unchecked(display);
880 }
881 #endif
882 
883 void
884 intel_display_power_get_in_set(struct intel_display *display,
885 			       struct intel_display_power_domain_set *power_domain_set,
886 			       enum intel_display_power_domain domain)
887 {
888 	struct ref_tracker *__maybe_unused wf;
889 
890 	drm_WARN_ON(display->drm, test_bit(domain, power_domain_set->mask.bits));
891 
892 	wf = intel_display_power_get(display, domain);
893 #if IS_ENABLED(CONFIG_DRM_I915_DEBUG_RUNTIME_PM)
894 	power_domain_set->wakerefs[domain] = wf;
895 #endif
896 	set_bit(domain, power_domain_set->mask.bits);
897 }
898 
899 bool
900 intel_display_power_get_in_set_if_enabled(struct intel_display *display,
901 					  struct intel_display_power_domain_set *power_domain_set,
902 					  enum intel_display_power_domain domain)
903 {
904 	struct ref_tracker *wf;
905 
906 	drm_WARN_ON(display->drm, test_bit(domain, power_domain_set->mask.bits));
907 
908 	wf = intel_display_power_get_if_enabled(display, domain);
909 	if (!wf)
910 		return false;
911 
912 #if IS_ENABLED(CONFIG_DRM_I915_DEBUG_RUNTIME_PM)
913 	power_domain_set->wakerefs[domain] = wf;
914 #endif
915 	set_bit(domain, power_domain_set->mask.bits);
916 
917 	return true;
918 }
919 
920 void
921 intel_display_power_put_mask_in_set(struct intel_display *display,
922 				    struct intel_display_power_domain_set *power_domain_set,
923 				    struct intel_power_domain_mask *mask)
924 {
925 	enum intel_display_power_domain domain;
926 
927 	drm_WARN_ON(display->drm,
928 		    !bitmap_subset(mask->bits, power_domain_set->mask.bits, POWER_DOMAIN_NUM));
929 
930 	for_each_power_domain(domain, mask) {
931 		struct ref_tracker *__maybe_unused wf = INTEL_WAKEREF_DEF;
932 
933 #if IS_ENABLED(CONFIG_DRM_I915_DEBUG_RUNTIME_PM)
934 		wf = fetch_and_zero(&power_domain_set->wakerefs[domain]);
935 #endif
936 		intel_display_power_put(display, domain, wf);
937 		clear_bit(domain, power_domain_set->mask.bits);
938 	}
939 }
940 
941 static int
942 sanitize_disable_power_well_option(int disable_power_well)
943 {
944 	if (disable_power_well >= 0)
945 		return !!disable_power_well;
946 
947 	return 1;
948 }
949 
950 static u32 get_allowed_dc_mask(struct intel_display *display, int enable_dc)
951 {
952 	u32 mask;
953 	int requested_dc;
954 	int max_dc;
955 
956 	if (!HAS_DISPLAY(display))
957 		return 0;
958 
959 	if (DISPLAY_VER(display) >= 20)
960 		max_dc = 2;
961 	else if (display->platform.dg2)
962 		max_dc = 1;
963 	else if (display->platform.dg1)
964 		max_dc = 3;
965 	else if (DISPLAY_VER(display) >= 12)
966 		max_dc = 4;
967 	else if (display->platform.geminilake || display->platform.broxton)
968 		max_dc = 1;
969 	else if (DISPLAY_VER(display) >= 9)
970 		max_dc = 2;
971 	else
972 		max_dc = 0;
973 
974 	/*
975 	 * DC9 has a separate HW flow from the rest of the DC states,
976 	 * not depending on the DMC firmware. It's needed by system
977 	 * suspend/resume, so allow it unconditionally.
978 	 */
979 	mask = display->platform.geminilake || display->platform.broxton ||
980 		DISPLAY_VER(display) >= 11 ? DC_STATE_EN_DC9 : 0;
981 
982 	if (!display->params.disable_power_well)
983 		max_dc = 0;
984 
985 	if (enable_dc >= 0 && enable_dc <= max_dc) {
986 		requested_dc = enable_dc;
987 	} else if (enable_dc == -1) {
988 		requested_dc = max_dc;
989 	} else if (enable_dc > max_dc && enable_dc <= 4) {
990 		drm_dbg_kms(display->drm,
991 			    "Adjusting requested max DC state (%d->%d)\n",
992 			    enable_dc, max_dc);
993 		requested_dc = max_dc;
994 	} else {
995 		drm_err(display->drm,
996 			"Unexpected value for enable_dc (%d)\n", enable_dc);
997 		requested_dc = max_dc;
998 	}
999 
1000 	switch (requested_dc) {
1001 	case 4:
1002 		mask |= DC_STATE_EN_DC3CO | DC_STATE_EN_UPTO_DC6;
1003 		break;
1004 	case 3:
1005 		mask |= DC_STATE_EN_DC3CO | DC_STATE_EN_UPTO_DC5;
1006 		break;
1007 	case 2:
1008 		mask |= DC_STATE_EN_UPTO_DC6;
1009 		break;
1010 	case 1:
1011 		mask |= DC_STATE_EN_UPTO_DC5;
1012 		break;
1013 	}
1014 
1015 	drm_dbg_kms(display->drm, "Allowed DC state mask %02x\n", mask);
1016 
1017 	return mask;
1018 }
1019 
1020 /**
1021  * intel_power_domains_init - initializes the power domain structures
1022  * @display: display device instance
1023  *
1024  * Initializes the power domain structures for @display depending upon the
1025  * supported platform.
1026  */
1027 int intel_power_domains_init(struct intel_display *display)
1028 {
1029 	struct i915_power_domains *power_domains = &display->power.domains;
1030 
1031 	display->params.disable_power_well =
1032 		sanitize_disable_power_well_option(display->params.disable_power_well);
1033 	power_domains->allowed_dc_mask =
1034 		get_allowed_dc_mask(display, display->params.enable_dc);
1035 
1036 	power_domains->target_dc_state =
1037 		sanitize_target_dc_state(display, DC_STATE_EN_UPTO_DC6);
1038 
1039 	mutex_init(&power_domains->lock);
1040 
1041 	INIT_DELAYED_WORK(&power_domains->async_put_work,
1042 			  intel_display_power_put_async_work);
1043 
1044 	return intel_display_power_map_init(power_domains);
1045 }
1046 
1047 /**
1048  * intel_power_domains_cleanup - clean up power domains resources
1049  * @display: display device instance
1050  *
1051  * Release any resources acquired by intel_power_domains_init()
1052  */
1053 void intel_power_domains_cleanup(struct intel_display *display)
1054 {
1055 	intel_display_power_map_cleanup(&display->power.domains);
1056 }
1057 
1058 static void intel_power_domains_sync_hw(struct intel_display *display)
1059 {
1060 	struct i915_power_domains *power_domains = &display->power.domains;
1061 	struct i915_power_well *power_well;
1062 
1063 	mutex_lock(&power_domains->lock);
1064 	for_each_power_well(display, power_well)
1065 		intel_power_well_sync_hw(display, power_well);
1066 	mutex_unlock(&power_domains->lock);
1067 }
1068 
1069 static void gen9_dbuf_slice_set(struct intel_display *display,
1070 				enum dbuf_slice slice, bool enable)
1071 {
1072 	i915_reg_t reg = DBUF_CTL_S(slice);
1073 	bool state;
1074 
1075 	intel_de_rmw(display, reg, DBUF_POWER_REQUEST,
1076 		     enable ? DBUF_POWER_REQUEST : 0);
1077 	intel_de_posting_read(display, reg);
1078 	udelay(10);
1079 
1080 	state = intel_de_read(display, reg) & DBUF_POWER_STATE;
1081 	drm_WARN(display->drm, enable != state,
1082 		 "DBuf slice %d power %s timeout!\n",
1083 		 slice, str_enable_disable(enable));
1084 }
1085 
1086 void gen9_dbuf_slices_update(struct intel_display *display,
1087 			     u8 req_slices)
1088 {
1089 	struct i915_power_domains *power_domains = &display->power.domains;
1090 	u8 slice_mask = DISPLAY_INFO(display)->dbuf.slice_mask;
1091 	enum dbuf_slice slice;
1092 
1093 	drm_WARN(display->drm, req_slices & ~slice_mask,
1094 		 "Invalid set of dbuf slices (0x%x) requested (total dbuf slices 0x%x)\n",
1095 		 req_slices, slice_mask);
1096 
1097 	drm_dbg_kms(display->drm, "Updating dbuf slices to 0x%x\n",
1098 		    req_slices);
1099 
1100 	/*
1101 	 * Might be running this in parallel to gen9_dc_off_power_well_enable
1102 	 * being called from intel_dp_detect for instance,
1103 	 * which causes assertion triggered by race condition,
1104 	 * as gen9_assert_dbuf_enabled might preempt this when registers
1105 	 * were already updated, while dev_priv was not.
1106 	 */
1107 	mutex_lock(&power_domains->lock);
1108 
1109 	for_each_dbuf_slice(display, slice)
1110 		gen9_dbuf_slice_set(display, slice, req_slices & BIT(slice));
1111 
1112 	display->dbuf.enabled_slices = req_slices;
1113 
1114 	mutex_unlock(&power_domains->lock);
1115 }
1116 
1117 static void gen9_dbuf_enable(struct intel_display *display)
1118 {
1119 	u8 slices_mask;
1120 
1121 	display->dbuf.enabled_slices = intel_enabled_dbuf_slices_mask(display);
1122 
1123 	slices_mask = BIT(DBUF_S1) | display->dbuf.enabled_slices;
1124 
1125 	if (DISPLAY_VER(display) >= 14)
1126 		intel_pmdemand_program_dbuf(display, slices_mask);
1127 
1128 	/*
1129 	 * Just power up at least 1 slice, we will
1130 	 * figure out later which slices we have and what we need.
1131 	 */
1132 	gen9_dbuf_slices_update(display, slices_mask);
1133 }
1134 
1135 static void gen9_dbuf_disable(struct intel_display *display)
1136 {
1137 	gen9_dbuf_slices_update(display, 0);
1138 
1139 	if (DISPLAY_VER(display) >= 14)
1140 		intel_pmdemand_program_dbuf(display, 0);
1141 }
1142 
1143 static void gen12_dbuf_slices_config(struct intel_display *display)
1144 {
1145 	enum dbuf_slice slice;
1146 
1147 	for_each_dbuf_slice(display, slice)
1148 		intel_de_rmw(display, DBUF_CTL_S(slice),
1149 			     DBUF_TRACKER_STATE_SERVICE_MASK,
1150 			     DBUF_TRACKER_STATE_SERVICE(8));
1151 }
1152 
1153 static void icl_mbus_init(struct intel_display *display)
1154 {
1155 	unsigned long abox_regs = DISPLAY_INFO(display)->abox_mask;
1156 	u32 mask, val, i;
1157 
1158 	if (display->platform.alderlake_p || DISPLAY_VER(display) >= 14)
1159 		return;
1160 
1161 	mask = MBUS_ABOX_BT_CREDIT_POOL1_MASK |
1162 		MBUS_ABOX_BT_CREDIT_POOL2_MASK |
1163 		MBUS_ABOX_B_CREDIT_MASK |
1164 		MBUS_ABOX_BW_CREDIT_MASK;
1165 	val = MBUS_ABOX_BT_CREDIT_POOL1(16) |
1166 		MBUS_ABOX_BT_CREDIT_POOL2(16) |
1167 		MBUS_ABOX_B_CREDIT(1) |
1168 		MBUS_ABOX_BW_CREDIT(1);
1169 
1170 	/*
1171 	 * gen12 platforms that use abox1 and abox2 for pixel data reads still
1172 	 * expect us to program the abox_ctl0 register as well, even though
1173 	 * we don't have to program other instance-0 registers like BW_BUDDY.
1174 	 */
1175 	if (DISPLAY_VER(display) == 12)
1176 		abox_regs |= BIT(0);
1177 
1178 	for_each_set_bit(i, &abox_regs, BITS_PER_TYPE(abox_regs))
1179 		intel_de_rmw(display, MBUS_ABOX_CTL(i), mask, val);
1180 }
1181 
1182 static void hsw_assert_cdclk(struct intel_display *display)
1183 {
1184 	u32 val = intel_de_read(display, LCPLL_CTL);
1185 
1186 	/*
1187 	 * The LCPLL register should be turned on by the BIOS. For now
1188 	 * let's just check its state and print errors in case
1189 	 * something is wrong.  Don't even try to turn it on.
1190 	 */
1191 
1192 	if (val & LCPLL_CD_SOURCE_FCLK)
1193 		drm_err(display->drm, "CDCLK source is not LCPLL\n");
1194 
1195 	if (val & LCPLL_PLL_DISABLE)
1196 		drm_err(display->drm, "LCPLL is disabled\n");
1197 
1198 	if ((val & LCPLL_REF_MASK) != LCPLL_REF_NON_SSC)
1199 		drm_err(display->drm, "LCPLL not using non-SSC reference\n");
1200 }
1201 
1202 static void assert_can_disable_lcpll(struct intel_display *display)
1203 {
1204 	struct intel_crtc *crtc;
1205 
1206 	for_each_intel_crtc(display->drm, crtc)
1207 		INTEL_DISPLAY_STATE_WARN(display, crtc->active,
1208 					 "CRTC for pipe %c enabled\n",
1209 					 pipe_name(crtc->pipe));
1210 
1211 	INTEL_DISPLAY_STATE_WARN(display, intel_de_read(display, HSW_PWR_WELL_CTL2),
1212 				 "Display power well on\n");
1213 	INTEL_DISPLAY_STATE_WARN(display,
1214 				 intel_de_read(display, SPLL_CTL) & SPLL_PLL_ENABLE,
1215 				 "SPLL enabled\n");
1216 	INTEL_DISPLAY_STATE_WARN(display,
1217 				 intel_de_read(display, WRPLL_CTL(0)) & WRPLL_PLL_ENABLE,
1218 				 "WRPLL1 enabled\n");
1219 	INTEL_DISPLAY_STATE_WARN(display,
1220 				 intel_de_read(display, WRPLL_CTL(1)) & WRPLL_PLL_ENABLE,
1221 				 "WRPLL2 enabled\n");
1222 	INTEL_DISPLAY_STATE_WARN(display,
1223 				 intel_de_read(display, PP_STATUS(display, 0)) & PP_ON,
1224 				 "Panel power on\n");
1225 	INTEL_DISPLAY_STATE_WARN(display,
1226 				 intel_de_read(display, BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
1227 				 "CPU PWM1 enabled\n");
1228 	if (display->platform.haswell)
1229 		INTEL_DISPLAY_STATE_WARN(display,
1230 					 intel_de_read(display, HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
1231 					 "CPU PWM2 enabled\n");
1232 	INTEL_DISPLAY_STATE_WARN(display,
1233 				 intel_de_read(display, BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
1234 				 "PCH PWM1 enabled\n");
1235 	INTEL_DISPLAY_STATE_WARN(display,
1236 				 (intel_de_read(display, UTIL_PIN_CTL) & (UTIL_PIN_ENABLE | UTIL_PIN_MODE_MASK)) == (UTIL_PIN_ENABLE | UTIL_PIN_MODE_PWM),
1237 				 "Utility pin enabled in PWM mode\n");
1238 	INTEL_DISPLAY_STATE_WARN(display,
1239 				 intel_de_read(display, PCH_GTC_CTL) & PCH_GTC_ENABLE,
1240 				 "PCH GTC enabled\n");
1241 
1242 	/*
1243 	 * In theory we can still leave IRQs enabled, as long as only the HPD
1244 	 * interrupts remain enabled. We used to check for that, but since it's
1245 	 * gen-specific and since we only disable LCPLL after we fully disable
1246 	 * the interrupts, the check below should be enough.
1247 	 */
1248 	INTEL_DISPLAY_STATE_WARN(display, intel_parent_irq_enabled(display),
1249 				 "IRQs enabled\n");
1250 }
1251 
1252 static u32 hsw_read_dcomp(struct intel_display *display)
1253 {
1254 	if (display->platform.haswell)
1255 		return intel_de_read(display, D_COMP_HSW);
1256 	else
1257 		return intel_de_read(display, D_COMP_BDW);
1258 }
1259 
1260 static void hsw_write_dcomp(struct intel_display *display, u32 val)
1261 {
1262 	if (display->platform.haswell) {
1263 		if (intel_pcode_write(display->drm, GEN6_PCODE_WRITE_D_COMP, val))
1264 			drm_dbg_kms(display->drm, "Failed to write to D_COMP\n");
1265 	} else {
1266 		intel_de_write(display, D_COMP_BDW, val);
1267 		intel_de_posting_read(display, D_COMP_BDW);
1268 	}
1269 }
1270 
1271 /*
1272  * This function implements pieces of two sequences from BSpec:
1273  * - Sequence for display software to disable LCPLL
1274  * - Sequence for display software to allow package C8+
1275  * The steps implemented here are just the steps that actually touch the LCPLL
1276  * register. Callers should take care of disabling all the display engine
1277  * functions, doing the mode unset, fixing interrupts, etc.
1278  */
1279 static void hsw_disable_lcpll(struct intel_display *display,
1280 			      bool switch_to_fclk, bool allow_power_down)
1281 {
1282 	u32 val;
1283 	int ret;
1284 
1285 	assert_can_disable_lcpll(display);
1286 
1287 	val = intel_de_read(display, LCPLL_CTL);
1288 
1289 	if (switch_to_fclk) {
1290 		val |= LCPLL_CD_SOURCE_FCLK;
1291 		intel_de_write(display, LCPLL_CTL, val);
1292 
1293 		ret = intel_de_wait_for_set_us(display, LCPLL_CTL,
1294 					       LCPLL_CD_SOURCE_FCLK_DONE, 1);
1295 		if (ret)
1296 			drm_err(display->drm, "Switching to FCLK failed\n");
1297 
1298 		val = intel_de_read(display, LCPLL_CTL);
1299 	}
1300 
1301 	val |= LCPLL_PLL_DISABLE;
1302 	intel_de_write(display, LCPLL_CTL, val);
1303 	intel_de_posting_read(display, LCPLL_CTL);
1304 
1305 	if (intel_de_wait_for_clear_ms(display, LCPLL_CTL, LCPLL_PLL_LOCK, 1))
1306 		drm_err(display->drm, "LCPLL still locked\n");
1307 
1308 	val = hsw_read_dcomp(display);
1309 	val |= D_COMP_COMP_DISABLE;
1310 	hsw_write_dcomp(display, val);
1311 	ndelay(100);
1312 
1313 	ret = poll_timeout_us(val = hsw_read_dcomp(display),
1314 			      (val & D_COMP_RCOMP_IN_PROGRESS) == 0,
1315 			      100, 1000, false);
1316 	if (ret)
1317 		drm_err(display->drm, "D_COMP RCOMP still in progress\n");
1318 
1319 	if (allow_power_down) {
1320 		intel_de_rmw(display, LCPLL_CTL, 0, LCPLL_POWER_DOWN_ALLOW);
1321 		intel_de_posting_read(display, LCPLL_CTL);
1322 	}
1323 }
1324 
1325 /*
1326  * Fully restores LCPLL, disallowing power down and switching back to LCPLL
1327  * source.
1328  */
1329 static void hsw_restore_lcpll(struct intel_display *display)
1330 {
1331 	u32 val;
1332 	int ret;
1333 
1334 	val = intel_de_read(display, LCPLL_CTL);
1335 
1336 	if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
1337 		    LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
1338 		return;
1339 
1340 	/*
1341 	 * Make sure we're not on PC8 state before disabling
1342 	 * PC8, otherwise we'll hang the machine.
1343 	 */
1344 	intel_parent_pc8_block(display);
1345 
1346 	if (val & LCPLL_POWER_DOWN_ALLOW) {
1347 		val &= ~LCPLL_POWER_DOWN_ALLOW;
1348 		intel_de_write(display, LCPLL_CTL, val);
1349 		intel_de_posting_read(display, LCPLL_CTL);
1350 	}
1351 
1352 	val = hsw_read_dcomp(display);
1353 	val |= D_COMP_COMP_FORCE;
1354 	val &= ~D_COMP_COMP_DISABLE;
1355 	hsw_write_dcomp(display, val);
1356 
1357 	val = intel_de_read(display, LCPLL_CTL);
1358 	val &= ~LCPLL_PLL_DISABLE;
1359 	intel_de_write(display, LCPLL_CTL, val);
1360 
1361 	if (intel_de_wait_for_set_ms(display, LCPLL_CTL, LCPLL_PLL_LOCK, 5))
1362 		drm_err(display->drm, "LCPLL not locked yet\n");
1363 
1364 	if (val & LCPLL_CD_SOURCE_FCLK) {
1365 		intel_de_rmw(display, LCPLL_CTL, LCPLL_CD_SOURCE_FCLK, 0);
1366 
1367 		ret = intel_de_wait_for_clear_us(display, LCPLL_CTL,
1368 						 LCPLL_CD_SOURCE_FCLK_DONE, 1);
1369 		if (ret)
1370 			drm_err(display->drm,
1371 				"Switching back to LCPLL failed\n");
1372 	}
1373 
1374 	intel_parent_pc8_unblock(display);
1375 
1376 	intel_update_cdclk(display);
1377 	intel_cdclk_dump_config(display, &display->cdclk.hw, "Current CDCLK");
1378 }
1379 
1380 /*
1381  * Package states C8 and deeper are really deep PC states that can only be
1382  * reached when all the devices on the system allow it, so even if the graphics
1383  * device allows PC8+, it doesn't mean the system will actually get to these
1384  * states. Our driver only allows PC8+ when going into runtime PM.
1385  *
1386  * The requirements for PC8+ are that all the outputs are disabled, the power
1387  * well is disabled and most interrupts are disabled, and these are also
1388  * requirements for runtime PM. When these conditions are met, we manually do
1389  * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
1390  * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
1391  * hang the machine.
1392  *
1393  * When we really reach PC8 or deeper states (not just when we allow it) we lose
1394  * the state of some registers, so when we come back from PC8+ we need to
1395  * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
1396  * need to take care of the registers kept by RC6. Notice that this happens even
1397  * if we don't put the device in PCI D3 state (which is what currently happens
1398  * because of the runtime PM support).
1399  *
1400  * For more, read "Display Sequences for Package C8" on the hardware
1401  * documentation.
1402  */
1403 static void hsw_enable_pc8(struct intel_display *display)
1404 {
1405 	drm_dbg_kms(display->drm, "Enabling package C8+\n");
1406 
1407 	if (HAS_PCH_LPT_LP(display))
1408 		intel_de_rmw(display, SOUTH_DSPCLK_GATE_D,
1409 			     PCH_LP_PARTITION_LEVEL_DISABLE, 0);
1410 
1411 	lpt_disable_clkout_dp(display);
1412 	hsw_disable_lcpll(display, true, true);
1413 }
1414 
1415 static void hsw_disable_pc8(struct intel_display *display)
1416 {
1417 	drm_dbg_kms(display->drm, "Disabling package C8+\n");
1418 
1419 	hsw_restore_lcpll(display);
1420 	intel_init_pch_refclk(display);
1421 
1422 	/* Many display registers don't survive PC8+ */
1423 #ifdef I915 /* FIXME */
1424 	intel_clock_gating_init(display->drm);
1425 #endif
1426 }
1427 
1428 static void intel_pch_reset_handshake(struct intel_display *display,
1429 				      bool enable)
1430 {
1431 	i915_reg_t reg;
1432 	u32 reset_bits;
1433 
1434 	if (DISPLAY_VER(display) >= 35)
1435 		return;
1436 
1437 	if (display->platform.ivybridge) {
1438 		reg = GEN7_MSG_CTL;
1439 		reset_bits = WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK;
1440 	} else {
1441 		reg = HSW_NDE_RSTWRN_OPT;
1442 		reset_bits = RESET_PCH_HANDSHAKE_ENABLE;
1443 	}
1444 
1445 	if (DISPLAY_VER(display) >= 14)
1446 		reset_bits |= MTL_RESET_PICA_HANDSHAKE_EN;
1447 
1448 	intel_de_rmw(display, reg, reset_bits, enable ? reset_bits : 0);
1449 }
1450 
1451 static void skl_display_core_init(struct intel_display *display,
1452 				  bool resume)
1453 {
1454 	struct i915_power_domains *power_domains = &display->power.domains;
1455 	struct i915_power_well *well;
1456 
1457 	gen9_set_dc_state(display, DC_STATE_DISABLE);
1458 
1459 	/* enable PCH reset handshake */
1460 	intel_pch_reset_handshake(display, !HAS_PCH_NOP(display));
1461 
1462 	if (!HAS_DISPLAY(display))
1463 		return;
1464 
1465 	/* enable PG1 and Misc I/O */
1466 	mutex_lock(&power_domains->lock);
1467 
1468 	well = lookup_power_well(display, SKL_DISP_PW_1);
1469 	intel_power_well_enable(display, well);
1470 
1471 	well = lookup_power_well(display, SKL_DISP_PW_MISC_IO);
1472 	intel_power_well_enable(display, well);
1473 
1474 	mutex_unlock(&power_domains->lock);
1475 
1476 	intel_cdclk_init_hw(display);
1477 
1478 	gen9_dbuf_enable(display);
1479 
1480 	if (resume)
1481 		intel_dmc_load_program(display);
1482 }
1483 
1484 static void skl_display_core_uninit(struct intel_display *display)
1485 {
1486 	struct i915_power_domains *power_domains = &display->power.domains;
1487 	struct i915_power_well *well;
1488 
1489 	if (!HAS_DISPLAY(display))
1490 		return;
1491 
1492 	gen9_disable_dc_states(display);
1493 	/* TODO: disable DMC program */
1494 
1495 	gen9_dbuf_disable(display);
1496 
1497 	intel_cdclk_uninit_hw(display);
1498 
1499 	/* The spec doesn't call for removing the reset handshake flag */
1500 	/* disable PG1 and Misc I/O */
1501 
1502 	mutex_lock(&power_domains->lock);
1503 
1504 	/*
1505 	 * BSpec says to keep the MISC IO power well enabled here, only
1506 	 * remove our request for power well 1.
1507 	 * Note that even though the driver's request is removed power well 1
1508 	 * may stay enabled after this due to DMC's own request on it.
1509 	 */
1510 	well = lookup_power_well(display, SKL_DISP_PW_1);
1511 	intel_power_well_disable(display, well);
1512 
1513 	mutex_unlock(&power_domains->lock);
1514 
1515 	usleep_range(10, 30);		/* 10 us delay per Bspec */
1516 }
1517 
1518 static void bxt_display_core_init(struct intel_display *display, bool resume)
1519 {
1520 	struct i915_power_domains *power_domains = &display->power.domains;
1521 	struct i915_power_well *well;
1522 
1523 	gen9_set_dc_state(display, DC_STATE_DISABLE);
1524 
1525 	/*
1526 	 * NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT
1527 	 * or else the reset will hang because there is no PCH to respond.
1528 	 * Move the handshake programming to initialization sequence.
1529 	 * Previously was left up to BIOS.
1530 	 */
1531 	intel_pch_reset_handshake(display, false);
1532 
1533 	if (!HAS_DISPLAY(display))
1534 		return;
1535 
1536 	/* Enable PG1 */
1537 	mutex_lock(&power_domains->lock);
1538 
1539 	well = lookup_power_well(display, SKL_DISP_PW_1);
1540 	intel_power_well_enable(display, well);
1541 
1542 	mutex_unlock(&power_domains->lock);
1543 
1544 	intel_cdclk_init_hw(display);
1545 
1546 	gen9_dbuf_enable(display);
1547 
1548 	if (resume)
1549 		intel_dmc_load_program(display);
1550 }
1551 
1552 static void bxt_display_core_uninit(struct intel_display *display)
1553 {
1554 	struct i915_power_domains *power_domains = &display->power.domains;
1555 	struct i915_power_well *well;
1556 
1557 	if (!HAS_DISPLAY(display))
1558 		return;
1559 
1560 	gen9_disable_dc_states(display);
1561 	/* TODO: disable DMC program */
1562 
1563 	gen9_dbuf_disable(display);
1564 
1565 	intel_cdclk_uninit_hw(display);
1566 
1567 	/* The spec doesn't call for removing the reset handshake flag */
1568 
1569 	/*
1570 	 * Disable PW1 (PG1).
1571 	 * Note that even though the driver's request is removed power well 1
1572 	 * may stay enabled after this due to DMC's own request on it.
1573 	 */
1574 	mutex_lock(&power_domains->lock);
1575 
1576 	well = lookup_power_well(display, SKL_DISP_PW_1);
1577 	intel_power_well_disable(display, well);
1578 
1579 	mutex_unlock(&power_domains->lock);
1580 
1581 	usleep_range(10, 30);		/* 10 us delay per Bspec */
1582 }
1583 
1584 struct buddy_page_mask {
1585 	u32 page_mask;
1586 	u8 type;
1587 	u8 num_channels;
1588 };
1589 
1590 static const struct buddy_page_mask tgl_buddy_page_masks[] = {
1591 	{ .num_channels = 1, .type = INTEL_DRAM_DDR4,   .page_mask = 0xF },
1592 	{ .num_channels = 1, .type = INTEL_DRAM_DDR5,	.page_mask = 0xF },
1593 	{ .num_channels = 2, .type = INTEL_DRAM_LPDDR4, .page_mask = 0x1C },
1594 	{ .num_channels = 2, .type = INTEL_DRAM_LPDDR5, .page_mask = 0x1C },
1595 	{ .num_channels = 2, .type = INTEL_DRAM_DDR4,   .page_mask = 0x1F },
1596 	{ .num_channels = 2, .type = INTEL_DRAM_DDR5,   .page_mask = 0x1E },
1597 	{ .num_channels = 4, .type = INTEL_DRAM_LPDDR4, .page_mask = 0x38 },
1598 	{ .num_channels = 4, .type = INTEL_DRAM_LPDDR5, .page_mask = 0x38 },
1599 	{}
1600 };
1601 
1602 static const struct buddy_page_mask wa_1409767108_buddy_page_masks[] = {
1603 	{ .num_channels = 1, .type = INTEL_DRAM_LPDDR4, .page_mask = 0x1 },
1604 	{ .num_channels = 1, .type = INTEL_DRAM_DDR4,   .page_mask = 0x1 },
1605 	{ .num_channels = 1, .type = INTEL_DRAM_DDR5,   .page_mask = 0x1 },
1606 	{ .num_channels = 1, .type = INTEL_DRAM_LPDDR5, .page_mask = 0x1 },
1607 	{ .num_channels = 2, .type = INTEL_DRAM_LPDDR4, .page_mask = 0x3 },
1608 	{ .num_channels = 2, .type = INTEL_DRAM_DDR4,   .page_mask = 0x3 },
1609 	{ .num_channels = 2, .type = INTEL_DRAM_DDR5,   .page_mask = 0x3 },
1610 	{ .num_channels = 2, .type = INTEL_DRAM_LPDDR5, .page_mask = 0x3 },
1611 	{}
1612 };
1613 
1614 static void tgl_bw_buddy_init(struct intel_display *display)
1615 {
1616 	const struct dram_info *dram_info = intel_dram_info(display);
1617 	const struct buddy_page_mask *table;
1618 	unsigned long abox_mask = DISPLAY_INFO(display)->abox_mask;
1619 	int config, i;
1620 
1621 	/* BW_BUDDY registers are not used on dgpu's beyond DG1 */
1622 	if (display->platform.dgfx && !display->platform.dg1)
1623 		return;
1624 
1625 	if (display->platform.alderlake_s ||
1626 	    (display->platform.rocketlake && IS_DISPLAY_STEP(display, STEP_A0, STEP_B0)))
1627 		/* Wa_1409767108 */
1628 		table = wa_1409767108_buddy_page_masks;
1629 	else
1630 		table = tgl_buddy_page_masks;
1631 
1632 	for (config = 0; table[config].page_mask != 0; config++)
1633 		if (table[config].num_channels == dram_info->num_channels &&
1634 		    table[config].type == dram_info->type)
1635 			break;
1636 
1637 	if (table[config].page_mask == 0) {
1638 		drm_dbg_kms(display->drm,
1639 			    "Unknown memory configuration; disabling address buddy logic.\n");
1640 		for_each_set_bit(i, &abox_mask, BITS_PER_TYPE(abox_mask))
1641 			intel_de_write(display, BW_BUDDY_CTL(i),
1642 				       BW_BUDDY_DISABLE);
1643 	} else {
1644 		for_each_set_bit(i, &abox_mask, BITS_PER_TYPE(abox_mask)) {
1645 			intel_de_write(display, BW_BUDDY_PAGE_MASK(i),
1646 				       table[config].page_mask);
1647 
1648 			/* Wa_22010178259:tgl,dg1,rkl,adl-s */
1649 			if (DISPLAY_VER(display) == 12)
1650 				intel_de_rmw(display, BW_BUDDY_CTL(i),
1651 					     BW_BUDDY_TLB_REQ_TIMER_MASK,
1652 					     BW_BUDDY_TLB_REQ_TIMER(0x8));
1653 		}
1654 	}
1655 }
1656 
1657 static void icl_display_core_init(struct intel_display *display,
1658 				  bool resume)
1659 {
1660 	struct i915_power_domains *power_domains = &display->power.domains;
1661 	struct i915_power_well *well;
1662 
1663 	gen9_set_dc_state(display, DC_STATE_DISABLE);
1664 
1665 	/* Wa_14011294188:ehl,jsl,tgl,rkl,adl-s */
1666 	if (INTEL_PCH_TYPE(display) >= PCH_TGP &&
1667 	    INTEL_PCH_TYPE(display) < PCH_DG1)
1668 		intel_de_rmw(display, SOUTH_DSPCLK_GATE_D, 0,
1669 			     PCH_DPMGUNIT_CLOCK_GATE_DISABLE);
1670 
1671 	/* 1. Enable PCH reset handshake. */
1672 	intel_pch_reset_handshake(display, !HAS_PCH_NOP(display));
1673 
1674 	if (!HAS_DISPLAY(display))
1675 		return;
1676 
1677 	/* 2. Initialize all combo phys */
1678 	intel_combo_phy_init(display);
1679 
1680 	/*
1681 	 * 3. Enable Power Well 1 (PG1).
1682 	 *    The AUX IO power wells will be enabled on demand.
1683 	 */
1684 	mutex_lock(&power_domains->lock);
1685 	well = lookup_power_well(display, SKL_DISP_PW_1);
1686 	intel_power_well_enable(display, well);
1687 	mutex_unlock(&power_domains->lock);
1688 
1689 	if (DISPLAY_VER(display) == 14)
1690 		intel_de_rmw(display, DC_STATE_EN,
1691 			     HOLD_PHY_PG1_LATCH | HOLD_PHY_CLKREQ_PG1_LATCH, 0);
1692 
1693 	/* 4. Enable CDCLK. */
1694 	intel_cdclk_init_hw(display);
1695 
1696 	if (DISPLAY_VER(display) == 12 || display->platform.dg2)
1697 		gen12_dbuf_slices_config(display);
1698 
1699 	/* 5. Enable DBUF. */
1700 	gen9_dbuf_enable(display);
1701 
1702 	/* 6. Setup MBUS. */
1703 	icl_mbus_init(display);
1704 
1705 	/* 7. Program arbiter BW_BUDDY registers */
1706 	if (DISPLAY_VER(display) >= 12)
1707 		tgl_bw_buddy_init(display);
1708 
1709 	/* 8. Ensure PHYs have completed calibration and adaptation */
1710 	if (display->platform.dg2)
1711 		intel_snps_phy_wait_for_calibration(display);
1712 
1713 	/* 9. XE2_HPD: Program CHICKEN_MISC_2 before any cursor or planes are enabled */
1714 	if (DISPLAY_VERx100(display) == 1401)
1715 		intel_de_rmw(display, CHICKEN_MISC_2, BMG_DARB_HALF_BLK_END_BURST, 1);
1716 
1717 	if (resume)
1718 		intel_dmc_load_program(display);
1719 
1720 	/* Wa_14011508470:tgl,dg1,rkl,adl-s,adl-p,dg2 */
1721 	if (IS_DISPLAY_VERx100(display, 1200, 1300))
1722 		intel_de_rmw(display, GEN11_CHICKEN_DCPR_2, 0,
1723 			     DCPR_CLEAR_MEMSTAT_DIS | DCPR_SEND_RESP_IMM |
1724 			     DCPR_MASK_LPMODE | DCPR_MASK_MAXLATENCY_MEMUP_CLR);
1725 
1726 	/* Wa_14011503030:xelpd */
1727 	if (DISPLAY_VER(display) == 13)
1728 		intel_de_write(display, XELPD_DISPLAY_ERR_FATAL_MASK, ~0);
1729 
1730 	/* Wa_15013987218 */
1731 	if (DISPLAY_VER(display) == 20) {
1732 		intel_de_rmw(display, SOUTH_DSPCLK_GATE_D,
1733 			     0, PCH_GMBUSUNIT_CLOCK_GATE_DISABLE);
1734 		intel_de_rmw(display, SOUTH_DSPCLK_GATE_D,
1735 			     PCH_GMBUSUNIT_CLOCK_GATE_DISABLE, 0);
1736 	}
1737 }
1738 
1739 static void icl_display_core_uninit(struct intel_display *display)
1740 {
1741 	struct i915_power_domains *power_domains = &display->power.domains;
1742 	struct i915_power_well *well;
1743 
1744 	if (!HAS_DISPLAY(display))
1745 		return;
1746 
1747 	gen9_disable_dc_states(display);
1748 	intel_dmc_disable_program(display);
1749 
1750 	/* 1. Disable all display engine functions -> already done */
1751 
1752 	/* 2. Disable DBUF */
1753 	gen9_dbuf_disable(display);
1754 
1755 	/* 3. Disable CD clock */
1756 	intel_cdclk_uninit_hw(display);
1757 
1758 	if (DISPLAY_VER(display) == 14)
1759 		intel_de_rmw(display, DC_STATE_EN, 0,
1760 			     HOLD_PHY_PG1_LATCH | HOLD_PHY_CLKREQ_PG1_LATCH);
1761 
1762 	/*
1763 	 * 4. Disable Power Well 1 (PG1).
1764 	 *    The AUX IO power wells are toggled on demand, so they are already
1765 	 *    disabled at this point.
1766 	 */
1767 	mutex_lock(&power_domains->lock);
1768 	well = lookup_power_well(display, SKL_DISP_PW_1);
1769 	intel_power_well_disable(display, well);
1770 	mutex_unlock(&power_domains->lock);
1771 
1772 	/* 5. */
1773 	intel_combo_phy_uninit(display);
1774 }
1775 
1776 static void chv_phy_control_init(struct intel_display *display)
1777 {
1778 	struct i915_power_well *cmn_bc =
1779 		lookup_power_well(display, VLV_DISP_PW_DPIO_CMN_BC);
1780 	struct i915_power_well *cmn_d =
1781 		lookup_power_well(display, CHV_DISP_PW_DPIO_CMN_D);
1782 
1783 	/*
1784 	 * DISPLAY_PHY_CONTROL can get corrupted if read. As a
1785 	 * workaround never ever read DISPLAY_PHY_CONTROL, and
1786 	 * instead maintain a shadow copy ourselves. Use the actual
1787 	 * power well state and lane status to reconstruct the
1788 	 * expected initial value.
1789 	 */
1790 	display->power.chv_phy_control =
1791 		PHY_LDO_SEQ_DELAY(PHY_LDO_DELAY_600NS, DPIO_PHY0) |
1792 		PHY_LDO_SEQ_DELAY(PHY_LDO_DELAY_600NS, DPIO_PHY1) |
1793 		PHY_CH_POWER_MODE(PHY_CH_DEEP_PSR, DPIO_PHY0, DPIO_CH0) |
1794 		PHY_CH_POWER_MODE(PHY_CH_DEEP_PSR, DPIO_PHY0, DPIO_CH1) |
1795 		PHY_CH_POWER_MODE(PHY_CH_DEEP_PSR, DPIO_PHY1, DPIO_CH0);
1796 
1797 	/*
1798 	 * If all lanes are disabled we leave the override disabled
1799 	 * with all power down bits cleared to match the state we
1800 	 * would use after disabling the port. Otherwise enable the
1801 	 * override and set the lane powerdown bits accding to the
1802 	 * current lane status.
1803 	 */
1804 	if (intel_power_well_is_enabled(display, cmn_bc)) {
1805 		u32 status = intel_de_read(display, DPLL(display, PIPE_A));
1806 		unsigned int mask;
1807 
1808 		mask = status & DPLL_PORTB_READY_MASK;
1809 		if (mask == 0xf)
1810 			mask = 0x0;
1811 		else
1812 			display->power.chv_phy_control |=
1813 				PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY0, DPIO_CH0);
1814 
1815 		display->power.chv_phy_control |=
1816 			PHY_CH_POWER_DOWN_OVRD(mask, DPIO_PHY0, DPIO_CH0);
1817 
1818 		mask = (status & DPLL_PORTC_READY_MASK) >> 4;
1819 		if (mask == 0xf)
1820 			mask = 0x0;
1821 		else
1822 			display->power.chv_phy_control |=
1823 				PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY0, DPIO_CH1);
1824 
1825 		display->power.chv_phy_control |=
1826 			PHY_CH_POWER_DOWN_OVRD(mask, DPIO_PHY0, DPIO_CH1);
1827 
1828 		display->power.chv_phy_control |= PHY_COM_LANE_RESET_DEASSERT(DPIO_PHY0);
1829 
1830 		display->power.chv_phy_assert[DPIO_PHY0] = false;
1831 	} else {
1832 		display->power.chv_phy_assert[DPIO_PHY0] = true;
1833 	}
1834 
1835 	if (intel_power_well_is_enabled(display, cmn_d)) {
1836 		u32 status = intel_de_read(display, DPIO_PHY_STATUS);
1837 		unsigned int mask;
1838 
1839 		mask = status & DPLL_PORTD_READY_MASK;
1840 
1841 		if (mask == 0xf)
1842 			mask = 0x0;
1843 		else
1844 			display->power.chv_phy_control |=
1845 				PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY1, DPIO_CH0);
1846 
1847 		display->power.chv_phy_control |=
1848 			PHY_CH_POWER_DOWN_OVRD(mask, DPIO_PHY1, DPIO_CH0);
1849 
1850 		display->power.chv_phy_control |= PHY_COM_LANE_RESET_DEASSERT(DPIO_PHY1);
1851 
1852 		display->power.chv_phy_assert[DPIO_PHY1] = false;
1853 	} else {
1854 		display->power.chv_phy_assert[DPIO_PHY1] = true;
1855 	}
1856 
1857 	drm_dbg_kms(display->drm, "Initial PHY_CONTROL=0x%08x\n",
1858 		    display->power.chv_phy_control);
1859 
1860 	/* Defer application of initial phy_control to enabling the powerwell */
1861 }
1862 
1863 static void vlv_cmnlane_wa(struct intel_display *display)
1864 {
1865 	struct i915_power_well *cmn =
1866 		lookup_power_well(display, VLV_DISP_PW_DPIO_CMN_BC);
1867 	struct i915_power_well *disp2d =
1868 		lookup_power_well(display, VLV_DISP_PW_DISP2D);
1869 
1870 	/* If the display might be already active skip this */
1871 	if (intel_power_well_is_enabled(display, cmn) &&
1872 	    intel_power_well_is_enabled(display, disp2d) &&
1873 	    intel_de_read(display, DPIO_CTL) & DPIO_CMNRST)
1874 		return;
1875 
1876 	drm_dbg_kms(display->drm, "toggling display PHY side reset\n");
1877 
1878 	/* cmnlane needs DPLL registers */
1879 	intel_power_well_enable(display, disp2d);
1880 
1881 	/*
1882 	 * From VLV2A0_DP_eDP_HDMI_DPIO_driver_vbios_notes_11.docx:
1883 	 * Need to assert and de-assert PHY SB reset by gating the
1884 	 * common lane power, then un-gating it.
1885 	 * Simply ungating isn't enough to reset the PHY enough to get
1886 	 * ports and lanes running.
1887 	 */
1888 	intel_power_well_disable(display, cmn);
1889 }
1890 
1891 static bool vlv_punit_is_power_gated(struct intel_display *display, u32 reg0)
1892 {
1893 	bool ret;
1894 
1895 	vlv_punit_get(display->drm);
1896 	ret = (vlv_punit_read(display->drm, reg0) & SSPM0_SSC_MASK) == SSPM0_SSC_PWR_GATE;
1897 	vlv_punit_put(display->drm);
1898 
1899 	return ret;
1900 }
1901 
1902 static void assert_ved_power_gated(struct intel_display *display)
1903 {
1904 	drm_WARN(display->drm,
1905 		 !vlv_punit_is_power_gated(display, PUNIT_REG_VEDSSPM0),
1906 		 "VED not power gated\n");
1907 }
1908 
1909 static void assert_isp_power_gated(struct intel_display *display)
1910 {
1911 	static const struct pci_device_id isp_ids[] = {
1912 		{PCI_DEVICE(PCI_VENDOR_ID_INTEL, 0x0f38)},
1913 		{PCI_DEVICE(PCI_VENDOR_ID_INTEL, 0x22b8)},
1914 		{}
1915 	};
1916 
1917 	drm_WARN(display->drm, !pci_dev_present(isp_ids) &&
1918 		 !vlv_punit_is_power_gated(display, PUNIT_REG_ISPSSPM0),
1919 		 "ISP not power gated\n");
1920 }
1921 
1922 static void intel_power_domains_verify_state(struct intel_display *display);
1923 
1924 /**
1925  * intel_power_domains_init_hw - initialize hardware power domain state
1926  * @display: display device instance
1927  * @resume: Called from resume code paths or not
1928  *
1929  * This function initializes the hardware power domain state and enables all
1930  * power wells belonging to the INIT power domain. Power wells in other
1931  * domains (and not in the INIT domain) are referenced or disabled by
1932  * intel_modeset_readout_hw_state(). After that the reference count of each
1933  * power well must match its HW enabled state, see
1934  * intel_power_domains_verify_state().
1935  *
1936  * It will return with power domains disabled (to be enabled later by
1937  * intel_power_domains_enable()) and must be paired with
1938  * intel_power_domains_driver_remove().
1939  */
1940 void intel_power_domains_init_hw(struct intel_display *display, bool resume)
1941 {
1942 	struct i915_power_domains *power_domains = &display->power.domains;
1943 
1944 	power_domains->initializing = true;
1945 
1946 	if (DISPLAY_VER(display) >= 11) {
1947 		icl_display_core_init(display, resume);
1948 	} else if (display->platform.geminilake || display->platform.broxton) {
1949 		bxt_display_core_init(display, resume);
1950 	} else if (DISPLAY_VER(display) == 9) {
1951 		skl_display_core_init(display, resume);
1952 	} else if (display->platform.cherryview) {
1953 		mutex_lock(&power_domains->lock);
1954 		chv_phy_control_init(display);
1955 		mutex_unlock(&power_domains->lock);
1956 		assert_isp_power_gated(display);
1957 	} else if (display->platform.valleyview) {
1958 		mutex_lock(&power_domains->lock);
1959 		vlv_cmnlane_wa(display);
1960 		mutex_unlock(&power_domains->lock);
1961 		assert_ved_power_gated(display);
1962 		assert_isp_power_gated(display);
1963 	} else if (display->platform.broadwell || display->platform.haswell) {
1964 		hsw_assert_cdclk(display);
1965 		intel_pch_reset_handshake(display, !HAS_PCH_NOP(display));
1966 	} else if (display->platform.ivybridge) {
1967 		intel_pch_reset_handshake(display, !HAS_PCH_NOP(display));
1968 	}
1969 
1970 	/*
1971 	 * Keep all power wells enabled for any dependent HW access during
1972 	 * initialization and to make sure we keep BIOS enabled display HW
1973 	 * resources powered until display HW readout is complete. We drop
1974 	 * this reference in intel_power_domains_enable().
1975 	 */
1976 	drm_WARN_ON(display->drm, power_domains->init_wakeref);
1977 	power_domains->init_wakeref =
1978 		intel_display_power_get(display, POWER_DOMAIN_INIT);
1979 
1980 	/* Disable power support if the user asked so. */
1981 	if (!display->params.disable_power_well) {
1982 		drm_WARN_ON(display->drm, power_domains->disable_wakeref);
1983 		display->power.domains.disable_wakeref = intel_display_power_get(display,
1984 										 POWER_DOMAIN_INIT);
1985 	}
1986 	intel_power_domains_sync_hw(display);
1987 
1988 	power_domains->initializing = false;
1989 }
1990 
1991 /**
1992  * intel_power_domains_driver_remove - deinitialize hw power domain state
1993  * @display: display device instance
1994  *
1995  * De-initializes the display power domain HW state. It also ensures that the
1996  * device stays powered up so that the driver can be reloaded.
1997  *
1998  * It must be called with power domains already disabled (after a call to
1999  * intel_power_domains_disable()) and must be paired with
2000  * intel_power_domains_init_hw().
2001  */
2002 void intel_power_domains_driver_remove(struct intel_display *display)
2003 {
2004 	struct ref_tracker *wakeref __maybe_unused =
2005 		fetch_and_zero(&display->power.domains.init_wakeref);
2006 
2007 	/* Remove the refcount we took to keep power well support disabled. */
2008 	if (!display->params.disable_power_well)
2009 		intel_display_power_put(display, POWER_DOMAIN_INIT,
2010 					fetch_and_zero(&display->power.domains.disable_wakeref));
2011 
2012 	intel_display_power_flush_work_sync(display);
2013 
2014 	intel_power_domains_verify_state(display);
2015 
2016 	/* Keep the power well enabled, but cancel its rpm wakeref. */
2017 	intel_display_rpm_put(display, wakeref);
2018 }
2019 
2020 /**
2021  * intel_power_domains_sanitize_state - sanitize power domains state
2022  * @display: display device instance
2023  *
2024  * Sanitize the power domains state during driver loading and system resume.
2025  * The function will disable all display power wells that BIOS has enabled
2026  * without a user for it (any user for a power well has taken a reference
2027  * on it by the time this function is called, after the state of all the
2028  * pipe, encoder, etc. HW resources have been sanitized).
2029  */
2030 void intel_power_domains_sanitize_state(struct intel_display *display)
2031 {
2032 	struct i915_power_domains *power_domains = &display->power.domains;
2033 	struct i915_power_well *power_well;
2034 
2035 	mutex_lock(&power_domains->lock);
2036 
2037 	for_each_power_well_reverse(display, power_well) {
2038 		if (power_well->desc->always_on || power_well->count ||
2039 		    !intel_power_well_is_enabled(display, power_well))
2040 			continue;
2041 
2042 		drm_dbg_kms(display->drm,
2043 			    "BIOS left unused %s power well enabled, disabling it\n",
2044 			    intel_power_well_name(power_well));
2045 		intel_power_well_disable(display, power_well);
2046 	}
2047 
2048 	mutex_unlock(&power_domains->lock);
2049 }
2050 
2051 /**
2052  * intel_power_domains_enable - enable toggling of display power wells
2053  * @display: display device instance
2054  *
2055  * Enable the ondemand enabling/disabling of the display power wells. Note that
2056  * power wells not belonging to POWER_DOMAIN_INIT are allowed to be toggled
2057  * only at specific points of the display modeset sequence, thus they are not
2058  * affected by the intel_power_domains_enable()/disable() calls. The purpose
2059  * of these function is to keep the rest of power wells enabled until the end
2060  * of display HW readout (which will acquire the power references reflecting
2061  * the current HW state).
2062  */
2063 void intel_power_domains_enable(struct intel_display *display)
2064 {
2065 	struct ref_tracker *wakeref __maybe_unused =
2066 		fetch_and_zero(&display->power.domains.init_wakeref);
2067 
2068 	intel_display_power_put(display, POWER_DOMAIN_INIT, wakeref);
2069 	intel_power_domains_verify_state(display);
2070 }
2071 
2072 /**
2073  * intel_power_domains_disable - disable toggling of display power wells
2074  * @display: display device instance
2075  *
2076  * Disable the ondemand enabling/disabling of the display power wells. See
2077  * intel_power_domains_enable() for which power wells this call controls.
2078  */
2079 void intel_power_domains_disable(struct intel_display *display)
2080 {
2081 	struct i915_power_domains *power_domains = &display->power.domains;
2082 
2083 	drm_WARN_ON(display->drm, power_domains->init_wakeref);
2084 	power_domains->init_wakeref =
2085 		intel_display_power_get(display, POWER_DOMAIN_INIT);
2086 
2087 	intel_power_domains_verify_state(display);
2088 }
2089 
2090 /**
2091  * intel_power_domains_suspend - suspend power domain state
2092  * @display: display device instance
2093  * @s2idle: specifies whether we go to idle, or deeper sleep
2094  *
2095  * This function prepares the hardware power domain state before entering
2096  * system suspend.
2097  *
2098  * It must be called with power domains already disabled (after a call to
2099  * intel_power_domains_disable()) and paired with intel_power_domains_resume().
2100  */
2101 void intel_power_domains_suspend(struct intel_display *display, bool s2idle)
2102 {
2103 	struct i915_power_domains *power_domains = &display->power.domains;
2104 	struct ref_tracker *wakeref __maybe_unused =
2105 		fetch_and_zero(&power_domains->init_wakeref);
2106 
2107 	intel_display_power_put(display, POWER_DOMAIN_INIT, wakeref);
2108 
2109 	/*
2110 	 * In case of suspend-to-idle (aka S0ix) on a DMC platform without DC9
2111 	 * support don't manually deinit the power domains. This also means the
2112 	 * DMC firmware will stay active, it will power down any HW
2113 	 * resources as required and also enable deeper system power states
2114 	 * that would be blocked if the firmware was inactive.
2115 	 */
2116 	if (!(power_domains->allowed_dc_mask & DC_STATE_EN_DC9) && s2idle &&
2117 	    intel_dmc_has_payload(display)) {
2118 		intel_display_power_flush_work(display);
2119 		intel_power_domains_verify_state(display);
2120 		return;
2121 	}
2122 
2123 	/*
2124 	 * Even if power well support was disabled we still want to disable
2125 	 * power wells if power domains must be deinitialized for suspend.
2126 	 */
2127 	if (!display->params.disable_power_well)
2128 		intel_display_power_put(display, POWER_DOMAIN_INIT,
2129 					fetch_and_zero(&display->power.domains.disable_wakeref));
2130 
2131 	intel_display_power_flush_work(display);
2132 	intel_power_domains_verify_state(display);
2133 
2134 	if (DISPLAY_VER(display) >= 11)
2135 		icl_display_core_uninit(display);
2136 	else if (display->platform.geminilake || display->platform.broxton)
2137 		bxt_display_core_uninit(display);
2138 	else if (DISPLAY_VER(display) == 9)
2139 		skl_display_core_uninit(display);
2140 
2141 	power_domains->display_core_suspended = true;
2142 }
2143 
2144 /**
2145  * intel_power_domains_resume - resume power domain state
2146  * @display: display device instance
2147  *
2148  * This function resume the hardware power domain state during system resume.
2149  *
2150  * It will return with power domain support disabled (to be enabled later by
2151  * intel_power_domains_enable()) and must be paired with
2152  * intel_power_domains_suspend().
2153  */
2154 void intel_power_domains_resume(struct intel_display *display)
2155 {
2156 	struct i915_power_domains *power_domains = &display->power.domains;
2157 
2158 	if (power_domains->display_core_suspended) {
2159 		intel_power_domains_init_hw(display, true);
2160 		power_domains->display_core_suspended = false;
2161 	} else {
2162 		drm_WARN_ON(display->drm, power_domains->init_wakeref);
2163 		power_domains->init_wakeref =
2164 			intel_display_power_get(display, POWER_DOMAIN_INIT);
2165 	}
2166 }
2167 
2168 #if IS_ENABLED(CONFIG_DRM_I915_DEBUG_RUNTIME_PM)
2169 
2170 static void intel_power_domains_dump_info(struct intel_display *display)
2171 {
2172 	struct i915_power_domains *power_domains = &display->power.domains;
2173 	struct i915_power_well *power_well;
2174 
2175 	for_each_power_well(display, power_well) {
2176 		enum intel_display_power_domain domain;
2177 
2178 		drm_dbg_kms(display->drm, "%-25s %d\n",
2179 			    intel_power_well_name(power_well), intel_power_well_refcount(power_well));
2180 
2181 		for_each_power_domain(domain, intel_power_well_domains(power_well))
2182 			drm_dbg_kms(display->drm, "  %-23s %d\n",
2183 				    intel_display_power_domain_str(domain),
2184 				    power_domains->domain_use_count[domain]);
2185 	}
2186 }
2187 
2188 /**
2189  * intel_power_domains_verify_state - verify the HW/SW state for all power wells
2190  * @display: display device instance
2191  *
2192  * Verify if the reference count of each power well matches its HW enabled
2193  * state and the total refcount of the domains it belongs to. This must be
2194  * called after modeset HW state sanitization, which is responsible for
2195  * acquiring reference counts for any power wells in use and disabling the
2196  * ones left on by BIOS but not required by any active output.
2197  */
2198 static void intel_power_domains_verify_state(struct intel_display *display)
2199 {
2200 	struct i915_power_domains *power_domains = &display->power.domains;
2201 	struct i915_power_well *power_well;
2202 	bool dump_domain_info;
2203 
2204 	mutex_lock(&power_domains->lock);
2205 
2206 	verify_async_put_domains_state(power_domains);
2207 
2208 	dump_domain_info = false;
2209 	for_each_power_well(display, power_well) {
2210 		enum intel_display_power_domain domain;
2211 		int domains_count;
2212 		bool enabled;
2213 
2214 		enabled = intel_power_well_is_enabled(display, power_well);
2215 		if ((intel_power_well_refcount(power_well) ||
2216 		     intel_power_well_is_always_on(power_well)) !=
2217 		    enabled)
2218 			drm_err(display->drm,
2219 				"power well %s state mismatch (refcount %d/enabled %d)",
2220 				intel_power_well_name(power_well),
2221 				intel_power_well_refcount(power_well), enabled);
2222 
2223 		domains_count = 0;
2224 		for_each_power_domain(domain, intel_power_well_domains(power_well))
2225 			domains_count += power_domains->domain_use_count[domain];
2226 
2227 		if (intel_power_well_refcount(power_well) != domains_count) {
2228 			drm_err(display->drm,
2229 				"power well %s refcount/domain refcount mismatch "
2230 				"(refcount %d/domains refcount %d)\n",
2231 				intel_power_well_name(power_well),
2232 				intel_power_well_refcount(power_well),
2233 				domains_count);
2234 			dump_domain_info = true;
2235 		}
2236 	}
2237 
2238 	if (dump_domain_info) {
2239 		static bool dumped;
2240 
2241 		if (!dumped) {
2242 			intel_power_domains_dump_info(display);
2243 			dumped = true;
2244 		}
2245 	}
2246 
2247 	mutex_unlock(&power_domains->lock);
2248 }
2249 
2250 #else
2251 
2252 static void intel_power_domains_verify_state(struct intel_display *display)
2253 {
2254 }
2255 
2256 #endif
2257 
2258 void intel_display_power_suspend_late(struct intel_display *display, bool s2idle)
2259 {
2260 	intel_power_domains_suspend(display, s2idle);
2261 
2262 	if (DISPLAY_VER(display) >= 11 || display->platform.geminilake ||
2263 	    display->platform.broxton) {
2264 		bxt_enable_dc9(display);
2265 	} else if (display->platform.haswell || display->platform.broadwell) {
2266 		hsw_enable_pc8(display);
2267 	}
2268 
2269 	/* Tweaked Wa_14010685332:cnp,icp,jsp,mcc,tgp,adp */
2270 	if (INTEL_PCH_TYPE(display) >= PCH_CNP && INTEL_PCH_TYPE(display) < PCH_DG1)
2271 		intel_de_rmw(display, SOUTH_CHICKEN1, SBCLK_RUN_REFCLK_DIS, SBCLK_RUN_REFCLK_DIS);
2272 }
2273 
2274 void intel_display_power_resume_early(struct intel_display *display)
2275 {
2276 	if (DISPLAY_VER(display) >= 11 || display->platform.geminilake ||
2277 	    display->platform.broxton) {
2278 		gen9_sanitize_dc_state(display);
2279 		bxt_disable_dc9(display);
2280 	} else if (display->platform.haswell || display->platform.broadwell) {
2281 		hsw_disable_pc8(display);
2282 	}
2283 
2284 	/* Tweaked Wa_14010685332:cnp,icp,jsp,mcc,tgp,adp */
2285 	if (INTEL_PCH_TYPE(display) >= PCH_CNP && INTEL_PCH_TYPE(display) < PCH_DG1)
2286 		intel_de_rmw(display, SOUTH_CHICKEN1, SBCLK_RUN_REFCLK_DIS, 0);
2287 
2288 	intel_power_domains_resume(display);
2289 }
2290 
2291 void intel_display_power_suspend(struct intel_display *display)
2292 {
2293 	if (DISPLAY_VER(display) >= 11) {
2294 		icl_display_core_uninit(display);
2295 		bxt_enable_dc9(display);
2296 	} else if (display->platform.geminilake || display->platform.broxton) {
2297 		bxt_display_core_uninit(display);
2298 		bxt_enable_dc9(display);
2299 	} else if (display->platform.haswell || display->platform.broadwell) {
2300 		hsw_enable_pc8(display);
2301 	}
2302 }
2303 
2304 void intel_display_power_resume(struct intel_display *display)
2305 {
2306 	struct i915_power_domains *power_domains = &display->power.domains;
2307 
2308 	if (DISPLAY_VER(display) >= 11) {
2309 		bxt_disable_dc9(display);
2310 		icl_display_core_init(display, true);
2311 		if (intel_dmc_has_payload(display)) {
2312 			if (power_domains->allowed_dc_mask & DC_STATE_EN_UPTO_DC6)
2313 				skl_enable_dc6(display);
2314 			else if (power_domains->allowed_dc_mask & DC_STATE_EN_UPTO_DC5)
2315 				gen9_enable_dc5(display);
2316 		}
2317 	} else if (display->platform.geminilake || display->platform.broxton) {
2318 		bxt_disable_dc9(display);
2319 		bxt_display_core_init(display, true);
2320 		if (intel_dmc_has_payload(display) &&
2321 		    (power_domains->allowed_dc_mask & DC_STATE_EN_UPTO_DC5))
2322 			gen9_enable_dc5(display);
2323 	} else if (display->platform.haswell || display->platform.broadwell) {
2324 		hsw_disable_pc8(display);
2325 	}
2326 }
2327 
2328 void intel_display_power_debug(struct intel_display *display, struct seq_file *m)
2329 {
2330 	struct i915_power_domains *power_domains = &display->power.domains;
2331 	int i;
2332 
2333 	mutex_lock(&power_domains->lock);
2334 
2335 	seq_printf(m, "Runtime power status: %s\n",
2336 		   str_enabled_disabled(!power_domains->init_wakeref));
2337 
2338 	seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
2339 	for (i = 0; i < power_domains->power_well_count; i++) {
2340 		struct i915_power_well *power_well;
2341 		enum intel_display_power_domain power_domain;
2342 
2343 		power_well = &power_domains->power_wells[i];
2344 		seq_printf(m, "%-25s %d\n", intel_power_well_name(power_well),
2345 			   intel_power_well_refcount(power_well));
2346 
2347 		for_each_power_domain(power_domain, intel_power_well_domains(power_well))
2348 			seq_printf(m, "  %-23s %d\n",
2349 				   intel_display_power_domain_str(power_domain),
2350 				   power_domains->domain_use_count[power_domain]);
2351 	}
2352 
2353 	mutex_unlock(&power_domains->lock);
2354 }
2355 
2356 struct intel_ddi_port_domains {
2357 	enum port port_start;
2358 	enum port port_end;
2359 	enum aux_ch aux_ch_start;
2360 	enum aux_ch aux_ch_end;
2361 
2362 	enum intel_display_power_domain ddi_lanes;
2363 	enum intel_display_power_domain ddi_io;
2364 	enum intel_display_power_domain aux_io;
2365 	enum intel_display_power_domain aux_legacy_usbc;
2366 	enum intel_display_power_domain aux_tbt;
2367 };
2368 
2369 static const struct intel_ddi_port_domains
2370 i9xx_port_domains[] = {
2371 	{
2372 		.port_start = PORT_A,
2373 		.port_end = PORT_F,
2374 		.aux_ch_start = AUX_CH_A,
2375 		.aux_ch_end = AUX_CH_F,
2376 
2377 		.ddi_lanes = POWER_DOMAIN_PORT_DDI_LANES_A,
2378 		.ddi_io = POWER_DOMAIN_PORT_DDI_IO_A,
2379 		.aux_io = POWER_DOMAIN_AUX_IO_A,
2380 		.aux_legacy_usbc = POWER_DOMAIN_AUX_A,
2381 		.aux_tbt = POWER_DOMAIN_INVALID,
2382 	},
2383 };
2384 
2385 static const struct intel_ddi_port_domains
2386 d11_port_domains[] = {
2387 	{
2388 		.port_start = PORT_A,
2389 		.port_end = PORT_B,
2390 		.aux_ch_start = AUX_CH_A,
2391 		.aux_ch_end = AUX_CH_B,
2392 
2393 		.ddi_lanes = POWER_DOMAIN_PORT_DDI_LANES_A,
2394 		.ddi_io = POWER_DOMAIN_PORT_DDI_IO_A,
2395 		.aux_io = POWER_DOMAIN_AUX_IO_A,
2396 		.aux_legacy_usbc = POWER_DOMAIN_AUX_A,
2397 		.aux_tbt = POWER_DOMAIN_INVALID,
2398 	}, {
2399 		.port_start = PORT_C,
2400 		.port_end = PORT_F,
2401 		.aux_ch_start = AUX_CH_C,
2402 		.aux_ch_end = AUX_CH_F,
2403 
2404 		.ddi_lanes = POWER_DOMAIN_PORT_DDI_LANES_C,
2405 		.ddi_io = POWER_DOMAIN_PORT_DDI_IO_C,
2406 		.aux_io = POWER_DOMAIN_AUX_IO_C,
2407 		.aux_legacy_usbc = POWER_DOMAIN_AUX_C,
2408 		.aux_tbt = POWER_DOMAIN_AUX_TBT1,
2409 	},
2410 };
2411 
2412 static const struct intel_ddi_port_domains
2413 d12_port_domains[] = {
2414 	{
2415 		.port_start = PORT_A,
2416 		.port_end = PORT_C,
2417 		.aux_ch_start = AUX_CH_A,
2418 		.aux_ch_end = AUX_CH_C,
2419 
2420 		.ddi_lanes = POWER_DOMAIN_PORT_DDI_LANES_A,
2421 		.ddi_io = POWER_DOMAIN_PORT_DDI_IO_A,
2422 		.aux_io = POWER_DOMAIN_AUX_IO_A,
2423 		.aux_legacy_usbc = POWER_DOMAIN_AUX_A,
2424 		.aux_tbt = POWER_DOMAIN_INVALID,
2425 	}, {
2426 		.port_start = PORT_TC1,
2427 		.port_end = PORT_TC6,
2428 		.aux_ch_start = AUX_CH_USBC1,
2429 		.aux_ch_end = AUX_CH_USBC6,
2430 
2431 		.ddi_lanes = POWER_DOMAIN_PORT_DDI_LANES_TC1,
2432 		.ddi_io = POWER_DOMAIN_PORT_DDI_IO_TC1,
2433 		.aux_io = POWER_DOMAIN_INVALID,
2434 		.aux_legacy_usbc = POWER_DOMAIN_AUX_USBC1,
2435 		.aux_tbt = POWER_DOMAIN_AUX_TBT1,
2436 	},
2437 };
2438 
2439 static const struct intel_ddi_port_domains
2440 d13_port_domains[] = {
2441 	{
2442 		.port_start = PORT_A,
2443 		.port_end = PORT_C,
2444 		.aux_ch_start = AUX_CH_A,
2445 		.aux_ch_end = AUX_CH_C,
2446 
2447 		.ddi_lanes = POWER_DOMAIN_PORT_DDI_LANES_A,
2448 		.ddi_io = POWER_DOMAIN_PORT_DDI_IO_A,
2449 		.aux_io = POWER_DOMAIN_AUX_IO_A,
2450 		.aux_legacy_usbc = POWER_DOMAIN_AUX_A,
2451 		.aux_tbt = POWER_DOMAIN_INVALID,
2452 	}, {
2453 		.port_start = PORT_TC1,
2454 		.port_end = PORT_TC4,
2455 		.aux_ch_start = AUX_CH_USBC1,
2456 		.aux_ch_end = AUX_CH_USBC4,
2457 
2458 		.ddi_lanes = POWER_DOMAIN_PORT_DDI_LANES_TC1,
2459 		.ddi_io = POWER_DOMAIN_PORT_DDI_IO_TC1,
2460 		.aux_io = POWER_DOMAIN_INVALID,
2461 		.aux_legacy_usbc = POWER_DOMAIN_AUX_USBC1,
2462 		.aux_tbt = POWER_DOMAIN_AUX_TBT1,
2463 	}, {
2464 		.port_start = PORT_D_XELPD,
2465 		.port_end = PORT_E_XELPD,
2466 		.aux_ch_start = AUX_CH_D_XELPD,
2467 		.aux_ch_end = AUX_CH_E_XELPD,
2468 
2469 		.ddi_lanes = POWER_DOMAIN_PORT_DDI_LANES_D,
2470 		.ddi_io = POWER_DOMAIN_PORT_DDI_IO_D,
2471 		.aux_io = POWER_DOMAIN_AUX_IO_D,
2472 		.aux_legacy_usbc = POWER_DOMAIN_AUX_D,
2473 		.aux_tbt = POWER_DOMAIN_INVALID,
2474 	},
2475 };
2476 
2477 static void
2478 intel_port_domains_for_platform(struct intel_display *display,
2479 				const struct intel_ddi_port_domains **domains,
2480 				int *domains_size)
2481 {
2482 	if (DISPLAY_VER(display) >= 13) {
2483 		*domains = d13_port_domains;
2484 		*domains_size = ARRAY_SIZE(d13_port_domains);
2485 	} else if (DISPLAY_VER(display) >= 12) {
2486 		*domains = d12_port_domains;
2487 		*domains_size = ARRAY_SIZE(d12_port_domains);
2488 	} else if (DISPLAY_VER(display) >= 11) {
2489 		*domains = d11_port_domains;
2490 		*domains_size = ARRAY_SIZE(d11_port_domains);
2491 	} else {
2492 		*domains = i9xx_port_domains;
2493 		*domains_size = ARRAY_SIZE(i9xx_port_domains);
2494 	}
2495 }
2496 
2497 static const struct intel_ddi_port_domains *
2498 intel_port_domains_for_port(struct intel_display *display, enum port port)
2499 {
2500 	const struct intel_ddi_port_domains *domains;
2501 	int domains_size;
2502 	int i;
2503 
2504 	intel_port_domains_for_platform(display, &domains, &domains_size);
2505 	for (i = 0; i < domains_size; i++)
2506 		if (port >= domains[i].port_start && port <= domains[i].port_end)
2507 			return &domains[i];
2508 
2509 	return NULL;
2510 }
2511 
2512 enum intel_display_power_domain
2513 intel_display_power_ddi_io_domain(struct intel_display *display, enum port port)
2514 {
2515 	const struct intel_ddi_port_domains *domains = intel_port_domains_for_port(display, port);
2516 
2517 	if (drm_WARN_ON(display->drm, !domains || domains->ddi_io == POWER_DOMAIN_INVALID))
2518 		return POWER_DOMAIN_PORT_DDI_IO_A;
2519 
2520 	return domains->ddi_io + (int)(port - domains->port_start);
2521 }
2522 
2523 enum intel_display_power_domain
2524 intel_display_power_ddi_lanes_domain(struct intel_display *display, enum port port)
2525 {
2526 	const struct intel_ddi_port_domains *domains = intel_port_domains_for_port(display, port);
2527 
2528 	if (drm_WARN_ON(display->drm, !domains || domains->ddi_lanes == POWER_DOMAIN_INVALID))
2529 		return POWER_DOMAIN_PORT_DDI_LANES_A;
2530 
2531 	return domains->ddi_lanes + (int)(port - domains->port_start);
2532 }
2533 
2534 static const struct intel_ddi_port_domains *
2535 intel_port_domains_for_aux_ch(struct intel_display *display, enum aux_ch aux_ch)
2536 {
2537 	const struct intel_ddi_port_domains *domains;
2538 	int domains_size;
2539 	int i;
2540 
2541 	intel_port_domains_for_platform(display, &domains, &domains_size);
2542 	for (i = 0; i < domains_size; i++)
2543 		if (aux_ch >= domains[i].aux_ch_start && aux_ch <= domains[i].aux_ch_end)
2544 			return &domains[i];
2545 
2546 	return NULL;
2547 }
2548 
2549 enum intel_display_power_domain
2550 intel_display_power_aux_io_domain(struct intel_display *display, enum aux_ch aux_ch)
2551 {
2552 	const struct intel_ddi_port_domains *domains = intel_port_domains_for_aux_ch(display, aux_ch);
2553 
2554 	if (drm_WARN_ON(display->drm, !domains || domains->aux_io == POWER_DOMAIN_INVALID))
2555 		return POWER_DOMAIN_AUX_IO_A;
2556 
2557 	return domains->aux_io + (int)(aux_ch - domains->aux_ch_start);
2558 }
2559 
2560 enum intel_display_power_domain
2561 intel_display_power_legacy_aux_domain(struct intel_display *display, enum aux_ch aux_ch)
2562 {
2563 	const struct intel_ddi_port_domains *domains = intel_port_domains_for_aux_ch(display, aux_ch);
2564 
2565 	if (drm_WARN_ON(display->drm, !domains || domains->aux_legacy_usbc == POWER_DOMAIN_INVALID))
2566 		return POWER_DOMAIN_AUX_A;
2567 
2568 	return domains->aux_legacy_usbc + (int)(aux_ch - domains->aux_ch_start);
2569 }
2570 
2571 enum intel_display_power_domain
2572 intel_display_power_tbt_aux_domain(struct intel_display *display, enum aux_ch aux_ch)
2573 {
2574 	const struct intel_ddi_port_domains *domains = intel_port_domains_for_aux_ch(display, aux_ch);
2575 
2576 	if (drm_WARN_ON(display->drm, !domains || domains->aux_tbt == POWER_DOMAIN_INVALID))
2577 		return POWER_DOMAIN_AUX_TBT1;
2578 
2579 	return domains->aux_tbt + (int)(aux_ch - domains->aux_ch_start);
2580 }
2581