1# SPDX-License-Identifier: GPL-2.0 2# 3# Makefile for the drm device driver. This driver provides support for the 4# Direct Rendering Infrastructure (DRI) in XFree86 4.1.0 and higher. 5 6# Enable W=1 warnings not enabled in drm subsystem Makefile 7subdir-ccflags-y += $(call cc-option, -Wformat-truncation) 8 9# Enable -Werror in CI and development 10subdir-ccflags-$(CONFIG_DRM_I915_WERROR) += -Werror 11 12# Support compiling the display code separately for both i915 and xe 13# drivers. Define I915 when building i915. 14subdir-ccflags-y += -DI915 15 16# FIXME: Disable tracepoints on i915 for PREEMPT_RT, unfortunately 17# it's an all or nothing flag. You cannot selectively disable 18# only some tracepoints. 19subdir-ccflags-$(CONFIG_PREEMPT_RT) += -DNOTRACE 20 21subdir-ccflags-y += -I$(src) 22 23# Please keep these build lists sorted! 24 25# core driver code 26i915-y += \ 27 i915_config.o \ 28 i915_driver.o \ 29 i915_drm_client.o \ 30 i915_getparam.o \ 31 i915_ioctl.o \ 32 i915_irq.o \ 33 i915_mitigations.o \ 34 i915_mmio_range.o \ 35 i915_module.o \ 36 i915_params.o \ 37 i915_pci.o \ 38 i915_scatterlist.o \ 39 i915_switcheroo.o \ 40 i915_sysfs.o \ 41 i915_timer_util.o \ 42 i915_utils.o \ 43 intel_clock_gating.o \ 44 intel_cpu_info.o \ 45 intel_device_info.o \ 46 intel_memory_region.o \ 47 intel_pcode.o \ 48 intel_region_ttm.o \ 49 intel_runtime_pm.o \ 50 intel_step.o \ 51 intel_uncore.o \ 52 intel_uncore_trace.o \ 53 intel_wakeref.o \ 54 vlv_iosf_sb.o \ 55 vlv_suspend.o 56 57# core peripheral code 58i915-y += \ 59 soc/intel_dram.o \ 60 soc/intel_gmch.o \ 61 soc/intel_rom.o 62 63# core library code 64i915-y += \ 65 i915_memcpy.o \ 66 i915_mm.o \ 67 i915_sw_fence.o \ 68 i915_sw_fence_work.o \ 69 i915_syncmap.o \ 70 i915_user_extensions.o 71 72i915-$(CONFIG_COMPAT) += \ 73 i915_ioc32.o 74i915-$(CONFIG_DEBUG_FS) += \ 75 i915_debugfs.o \ 76 i915_debugfs_params.o 77i915-$(CONFIG_PERF_EVENTS) += \ 78 i915_pmu.o 79 80# "Graphics Technology" (aka we talk to the gpu) 81gt-y += \ 82 gt/gen2_engine_cs.o \ 83 gt/gen6_engine_cs.o \ 84 gt/gen6_ppgtt.o \ 85 gt/gen7_renderclear.o \ 86 gt/gen8_engine_cs.o \ 87 gt/gen8_ppgtt.o \ 88 gt/intel_breadcrumbs.o \ 89 gt/intel_context.o \ 90 gt/intel_context_sseu.o \ 91 gt/intel_engine_cs.o \ 92 gt/intel_engine_heartbeat.o \ 93 gt/intel_engine_pm.o \ 94 gt/intel_engine_user.o \ 95 gt/intel_execlists_submission.o \ 96 gt/intel_ggtt.o \ 97 gt/intel_ggtt_fencing.o \ 98 gt/intel_gt.o \ 99 gt/intel_gt_buffer_pool.o \ 100 gt/intel_gt_ccs_mode.o \ 101 gt/intel_gt_clock_utils.o \ 102 gt/intel_gt_debugfs.o \ 103 gt/intel_gt_engines_debugfs.o \ 104 gt/intel_gt_irq.o \ 105 gt/intel_gt_mcr.o \ 106 gt/intel_gt_pm.o \ 107 gt/intel_gt_pm_debugfs.o \ 108 gt/intel_gt_pm_irq.o \ 109 gt/intel_gt_requests.o \ 110 gt/intel_gt_sysfs.o \ 111 gt/intel_gt_sysfs_pm.o \ 112 gt/intel_gtt.o \ 113 gt/intel_llc.o \ 114 gt/intel_lrc.o \ 115 gt/intel_migrate.o \ 116 gt/intel_mocs.o \ 117 gt/intel_ppgtt.o \ 118 gt/intel_rc6.o \ 119 gt/intel_region_lmem.o \ 120 gt/intel_renderstate.o \ 121 gt/intel_reset.o \ 122 gt/intel_ring.o \ 123 gt/intel_ring_submission.o \ 124 gt/intel_rps.o \ 125 gt/intel_sa_media.o \ 126 gt/intel_sseu.o \ 127 gt/intel_sseu_debugfs.o \ 128 gt/intel_timeline.o \ 129 gt/intel_tlb.o \ 130 gt/intel_wopcm.o \ 131 gt/intel_workarounds.o \ 132 gt/shmem_utils.o \ 133 gt/sysfs_engines.o 134 135# x86 intel-gtt module support 136gt-$(CONFIG_X86) += \ 137 gt/intel_ggtt_gmch.o 138# autogenerated null render state 139gt-y += \ 140 gt/gen6_renderstate.o \ 141 gt/gen7_renderstate.o \ 142 gt/gen8_renderstate.o \ 143 gt/gen9_renderstate.o 144i915-y += $(gt-y) 145 146# GEM (Graphics Execution Management) code 147gem-y += \ 148 gem/i915_gem_busy.o \ 149 gem/i915_gem_clflush.o \ 150 gem/i915_gem_context.o \ 151 gem/i915_gem_create.o \ 152 gem/i915_gem_dmabuf.o \ 153 gem/i915_gem_domain.o \ 154 gem/i915_gem_execbuffer.o \ 155 gem/i915_gem_internal.o \ 156 gem/i915_gem_lmem.o \ 157 gem/i915_gem_mman.o \ 158 gem/i915_gem_object.o \ 159 gem/i915_gem_object_frontbuffer.o \ 160 gem/i915_gem_pages.o \ 161 gem/i915_gem_phys.o \ 162 gem/i915_gem_pm.o \ 163 gem/i915_gem_region.o \ 164 gem/i915_gem_shmem.o \ 165 gem/i915_gem_shrinker.o \ 166 gem/i915_gem_stolen.o \ 167 gem/i915_gem_throttle.o \ 168 gem/i915_gem_tiling.o \ 169 gem/i915_gem_ttm.o \ 170 gem/i915_gem_ttm_move.o \ 171 gem/i915_gem_ttm_pm.o \ 172 gem/i915_gem_userptr.o \ 173 gem/i915_gem_wait.o \ 174 gem/i915_gemfs.o 175i915-y += \ 176 $(gem-y) \ 177 i915_active.o \ 178 i915_cmd_parser.o \ 179 i915_deps.o \ 180 i915_gem.o \ 181 i915_gem_evict.o \ 182 i915_gem_gtt.o \ 183 i915_gem_ww.o \ 184 i915_query.o \ 185 i915_request.o \ 186 i915_scheduler.o \ 187 i915_trace_points.o \ 188 i915_ttm_buddy_manager.o \ 189 i915_vma.o \ 190 i915_vma_resource.o 191 192# general-purpose microcontroller (GuC) support 193i915-y += \ 194 gt/uc/intel_gsc_fw.o \ 195 gt/uc/intel_gsc_proxy.o \ 196 gt/uc/intel_gsc_uc.o \ 197 gt/uc/intel_gsc_uc_debugfs.o \ 198 gt/uc/intel_gsc_uc_heci_cmd_submit.o\ 199 gt/uc/intel_guc.o \ 200 gt/uc/intel_guc_ads.o \ 201 gt/uc/intel_guc_capture.o \ 202 gt/uc/intel_guc_ct.o \ 203 gt/uc/intel_guc_debugfs.o \ 204 gt/uc/intel_guc_fw.o \ 205 gt/uc/intel_guc_hwconfig.o \ 206 gt/uc/intel_guc_log.o \ 207 gt/uc/intel_guc_log_debugfs.o \ 208 gt/uc/intel_guc_rc.o \ 209 gt/uc/intel_guc_slpc.o \ 210 gt/uc/intel_guc_submission.o \ 211 gt/uc/intel_huc.o \ 212 gt/uc/intel_huc_debugfs.o \ 213 gt/uc/intel_huc_fw.o \ 214 gt/uc/intel_uc.o \ 215 gt/uc/intel_uc_debugfs.o \ 216 gt/uc/intel_uc_fw.o 217 218# graphics system controller (GSC) support 219i915-y += \ 220 gt/intel_gsc.o 221 222# graphics hardware monitoring (HWMON) support 223i915-$(CONFIG_HWMON) += \ 224 i915_hwmon.o 225 226# modesetting core code 227i915-y += \ 228 display/hsw_ips.o \ 229 display/i9xx_display_sr.o \ 230 display/i9xx_plane.o \ 231 display/i9xx_wm.o \ 232 display/intel_alpm.o \ 233 display/intel_atomic.o \ 234 display/intel_audio.o \ 235 display/intel_bios.o \ 236 display/intel_bo.o \ 237 display/intel_bw.o \ 238 display/intel_casf.o \ 239 display/intel_cdclk.o \ 240 display/intel_cmtg.o \ 241 display/intel_color.o \ 242 display/intel_colorop.o \ 243 display/intel_color_pipeline.o \ 244 display/intel_combo_phy.o \ 245 display/intel_connector.o \ 246 display/intel_crtc.o \ 247 display/intel_crtc_state_dump.o \ 248 display/intel_cursor.o \ 249 display/intel_dbuf_bw.o \ 250 display/intel_display.o \ 251 display/intel_display_conversion.o \ 252 display/intel_display_driver.o \ 253 display/intel_display_irq.o \ 254 display/intel_display_params.o \ 255 display/intel_display_power.o \ 256 display/intel_display_power_map.o \ 257 display/intel_display_power_well.o \ 258 display/intel_display_reset.o \ 259 display/intel_display_rpm.o \ 260 display/intel_display_rps.o \ 261 display/intel_display_snapshot.o \ 262 display/intel_display_utils.o \ 263 display/intel_display_wa.o \ 264 display/intel_dmc.o \ 265 display/intel_dmc_wl.o \ 266 display/intel_dpio_phy.o \ 267 display/intel_dpll.o \ 268 display/intel_dpll_mgr.o \ 269 display/intel_dpt.o \ 270 display/intel_dpt_common.o \ 271 display/intel_drrs.o \ 272 display/intel_dsb.o \ 273 display/intel_dsb_buffer.o \ 274 display/intel_fb.o \ 275 display/intel_fb_bo.o \ 276 display/intel_fb_pin.o \ 277 display/intel_fbc.o \ 278 display/intel_fdi.o \ 279 display/intel_fifo_underrun.o \ 280 display/intel_flipq.o \ 281 display/intel_frontbuffer.o \ 282 display/intel_global_state.o \ 283 display/intel_hdcp.o \ 284 display/intel_hdcp_gsc.o \ 285 display/intel_hdcp_gsc_message.o \ 286 display/intel_hotplug.o \ 287 display/intel_hotplug_irq.o \ 288 display/intel_hti.o \ 289 display/intel_link_bw.o \ 290 display/intel_load_detect.o \ 291 display/intel_lpe_audio.o \ 292 display/intel_modeset_lock.o \ 293 display/intel_modeset_setup.o \ 294 display/intel_modeset_verify.o \ 295 display/intel_overlay.o \ 296 display/intel_panic.o \ 297 display/intel_pch.o \ 298 display/intel_pch_display.o \ 299 display/intel_pch_refclk.o \ 300 display/intel_plane.o \ 301 display/intel_plane_initial.o \ 302 display/intel_pmdemand.o \ 303 display/intel_psr.o \ 304 display/intel_quirks.o \ 305 display/intel_sbi.o \ 306 display/intel_sprite.o \ 307 display/intel_sprite_uapi.o \ 308 display/intel_tc.o \ 309 display/intel_vblank.o \ 310 display/intel_vga.o \ 311 display/intel_wm.o \ 312 display/skl_prefill.o \ 313 display/skl_scaler.o \ 314 display/skl_universal_plane.o \ 315 display/skl_watermark.o \ 316 display/vlv_clock.o \ 317 display/vlv_sideband.o 318i915-$(CONFIG_ACPI) += \ 319 display/intel_acpi.o \ 320 display/intel_opregion.o 321i915-$(CONFIG_DRM_FBDEV_EMULATION) += \ 322 display/intel_fbdev.o \ 323 display/intel_fbdev_fb.o 324i915-$(CONFIG_DEBUG_FS) += \ 325 display/intel_display_debugfs.o \ 326 display/intel_display_debugfs_params.o \ 327 display/intel_pipe_crc.o 328 329# modesetting output/encoder code 330i915-y += \ 331 display/dvo_ch7017.o \ 332 display/dvo_ch7xxx.o \ 333 display/dvo_ivch.o \ 334 display/dvo_ns2501.o \ 335 display/dvo_sil164.o \ 336 display/dvo_tfp410.o \ 337 display/g4x_dp.o \ 338 display/g4x_hdmi.o \ 339 display/icl_dsi.o \ 340 display/intel_backlight.o \ 341 display/intel_crt.o \ 342 display/intel_cx0_phy.o \ 343 display/intel_ddi.o \ 344 display/intel_ddi_buf_trans.o \ 345 display/intel_display_device.o \ 346 display/intel_display_trace.o \ 347 display/intel_dkl_phy.o \ 348 display/intel_dp.o \ 349 display/intel_dp_aux.o \ 350 display/intel_dp_aux_backlight.o \ 351 display/intel_dp_hdcp.o \ 352 display/intel_dp_link_training.o \ 353 display/intel_dp_mst.o \ 354 display/intel_dp_test.o \ 355 display/intel_dsi.o \ 356 display/intel_dsi_dcs_backlight.o \ 357 display/intel_dsi_vbt.o \ 358 display/intel_dvo.o \ 359 display/intel_encoder.o \ 360 display/intel_gmbus.o \ 361 display/intel_hdmi.o \ 362 display/intel_lspcon.o \ 363 display/intel_lt_phy.o \ 364 display/intel_lvds.o \ 365 display/intel_panel.o \ 366 display/intel_pfit.o \ 367 display/intel_pps.o \ 368 display/intel_qp_tables.o \ 369 display/intel_sdvo.o \ 370 display/intel_snps_hdmi_pll.o \ 371 display/intel_snps_phy.o \ 372 display/intel_tv.o \ 373 display/intel_vdsc.o \ 374 display/intel_vrr.o \ 375 display/vlv_dsi.o \ 376 display/vlv_dsi_pll.o 377 378i915-$(CONFIG_DRM_I915_DP_TUNNEL) += \ 379 display/intel_dp_tunnel.o 380 381i915-y += \ 382 i915_perf.o 383 384# Protected execution platform (PXP) support. Base support is required for HuC 385i915-y += \ 386 pxp/intel_pxp.o \ 387 pxp/intel_pxp_huc.o \ 388 pxp/intel_pxp_tee.o 389 390i915-$(CONFIG_DRM_I915_PXP) += \ 391 pxp/intel_pxp_cmd.o \ 392 pxp/intel_pxp_debugfs.o \ 393 pxp/intel_pxp_gsccs.o \ 394 pxp/intel_pxp_irq.o \ 395 pxp/intel_pxp_pm.o \ 396 pxp/intel_pxp_session.o 397 398# Post-mortem debug and GPU hang state capture 399i915-$(CONFIG_DRM_I915_CAPTURE_ERROR) += \ 400 i915_gpu_error.o 401i915-$(CONFIG_DRM_I915_SELFTEST) += \ 402 gem/selftests/i915_gem_client_blt.o \ 403 gem/selftests/igt_gem_utils.o \ 404 selftests/i915_random.o \ 405 selftests/i915_selftest.o \ 406 selftests/igt_atomic.o \ 407 selftests/igt_flush_test.o \ 408 selftests/igt_live_test.o \ 409 selftests/igt_mmap.o \ 410 selftests/igt_reset.o \ 411 selftests/igt_spinner.o \ 412 selftests/intel_scheduler_helpers.o \ 413 selftests/librapl.o 414 415# virtual gpu code 416i915-y += \ 417 i915_vgpu.o 418 419i915-$(CONFIG_DRM_I915_GVT) += \ 420 intel_gvt.o \ 421 intel_gvt_mmio_table.o 422include $(src)/gvt/Makefile 423 424obj-$(CONFIG_DRM_I915) += i915.o 425obj-$(CONFIG_DRM_I915_GVT_KVMGT) += kvmgt.o 426 427# kernel-doc test 428# 429# Enable locally for CONFIG_DRM_I915_WERROR=y. See also scripts/Makefile.build 430ifdef CONFIG_DRM_I915_WERROR 431 cmd_checkdoc = PYTHONDONTWRITEBYTECODE=1 $(PYTHON3) $(KERNELDOC) -none -Werror $< 432endif 433 434# header test 435 436# exclude some broken headers from the test coverage 437no-header-test := \ 438 display/intel_vbt_defs.h 439 440always-$(CONFIG_DRM_I915_WERROR) += \ 441 $(patsubst %.h,%.hdrtest, $(filter-out $(no-header-test), \ 442 $(shell cd $(src) && find * -name '*.h'))) 443 444quiet_cmd_hdrtest = HDRTEST $(patsubst %.hdrtest,%.h,$@) 445 cmd_hdrtest = $(CC) $(filter-out $(CFLAGS_GCOV), $(c_flags)) -S -o /dev/null -x c /dev/null -include $<; \ 446 $(srctree)/scripts/kernel-doc -none -Werror $<; touch $@ 447 448$(obj)/%.hdrtest: $(src)/%.h FORCE 449 $(call if_changed_dep,hdrtest) 450