1 /* 2 * Copyright 2019 Advanced Micro Devices, Inc. 3 * 4 * Permission is hereby granted, free of charge, to any person obtaining a 5 * copy of this software and associated documentation files (the "Software"), 6 * to deal in the Software without restriction, including without limitation 7 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8 * and/or sell copies of the Software, and to permit persons to whom the 9 * Software is furnished to do so, subject to the following conditions: 10 * 11 * The above copyright notice and this permission notice shall be included in 12 * all copies or substantial portions of the Software. 13 * 14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 20 * OTHER DEALINGS IN THE SOFTWARE. 21 */ 22 #ifndef __AMDGPU_SMU_H__ 23 #define __AMDGPU_SMU_H__ 24 25 #include "amdgpu.h" 26 #include "kgd_pp_interface.h" 27 #include "dm_pp_interface.h" 28 #include "dm_pp_smu.h" 29 #include "smu_types.h" 30 #include "linux/firmware.h" 31 32 #define SMU_THERMAL_MINIMUM_ALERT_TEMP 0 33 #define SMU_THERMAL_MAXIMUM_ALERT_TEMP 255 34 #define SMU_TEMPERATURE_UNITS_PER_CENTIGRADES 1000 35 #define SMU_FW_NAME_LEN 0x24 36 37 #define SMU_DPM_USER_PROFILE_RESTORE (1 << 0) 38 #define SMU_CUSTOM_FAN_SPEED_RPM (1 << 1) 39 #define SMU_CUSTOM_FAN_SPEED_PWM (1 << 2) 40 41 // Power Throttlers 42 #define SMU_THROTTLER_PPT0_BIT 0 43 #define SMU_THROTTLER_PPT1_BIT 1 44 #define SMU_THROTTLER_PPT2_BIT 2 45 #define SMU_THROTTLER_PPT3_BIT 3 46 #define SMU_THROTTLER_SPL_BIT 4 47 #define SMU_THROTTLER_FPPT_BIT 5 48 #define SMU_THROTTLER_SPPT_BIT 6 49 #define SMU_THROTTLER_SPPT_APU_BIT 7 50 51 // Current Throttlers 52 #define SMU_THROTTLER_TDC_GFX_BIT 16 53 #define SMU_THROTTLER_TDC_SOC_BIT 17 54 #define SMU_THROTTLER_TDC_MEM_BIT 18 55 #define SMU_THROTTLER_TDC_VDD_BIT 19 56 #define SMU_THROTTLER_TDC_CVIP_BIT 20 57 #define SMU_THROTTLER_EDC_CPU_BIT 21 58 #define SMU_THROTTLER_EDC_GFX_BIT 22 59 #define SMU_THROTTLER_APCC_BIT 23 60 61 // Temperature 62 #define SMU_THROTTLER_TEMP_GPU_BIT 32 63 #define SMU_THROTTLER_TEMP_CORE_BIT 33 64 #define SMU_THROTTLER_TEMP_MEM_BIT 34 65 #define SMU_THROTTLER_TEMP_EDGE_BIT 35 66 #define SMU_THROTTLER_TEMP_HOTSPOT_BIT 36 67 #define SMU_THROTTLER_TEMP_SOC_BIT 37 68 #define SMU_THROTTLER_TEMP_VR_GFX_BIT 38 69 #define SMU_THROTTLER_TEMP_VR_SOC_BIT 39 70 #define SMU_THROTTLER_TEMP_VR_MEM0_BIT 40 71 #define SMU_THROTTLER_TEMP_VR_MEM1_BIT 41 72 #define SMU_THROTTLER_TEMP_LIQUID0_BIT 42 73 #define SMU_THROTTLER_TEMP_LIQUID1_BIT 43 74 #define SMU_THROTTLER_VRHOT0_BIT 44 75 #define SMU_THROTTLER_VRHOT1_BIT 45 76 #define SMU_THROTTLER_PROCHOT_CPU_BIT 46 77 #define SMU_THROTTLER_PROCHOT_GFX_BIT 47 78 79 // Other 80 #define SMU_THROTTLER_PPM_BIT 56 81 #define SMU_THROTTLER_FIT_BIT 57 82 83 struct smu_hw_power_state { 84 unsigned int magic; 85 }; 86 87 struct smu_power_state; 88 89 enum smu_state_ui_label { 90 SMU_STATE_UI_LABEL_NONE, 91 SMU_STATE_UI_LABEL_BATTERY, 92 SMU_STATE_UI_TABEL_MIDDLE_LOW, 93 SMU_STATE_UI_LABEL_BALLANCED, 94 SMU_STATE_UI_LABEL_MIDDLE_HIGHT, 95 SMU_STATE_UI_LABEL_PERFORMANCE, 96 SMU_STATE_UI_LABEL_BACO, 97 }; 98 99 enum smu_state_classification_flag { 100 SMU_STATE_CLASSIFICATION_FLAG_BOOT = 0x0001, 101 SMU_STATE_CLASSIFICATION_FLAG_THERMAL = 0x0002, 102 SMU_STATE_CLASSIFICATIN_FLAG_LIMITED_POWER_SOURCE = 0x0004, 103 SMU_STATE_CLASSIFICATION_FLAG_RESET = 0x0008, 104 SMU_STATE_CLASSIFICATION_FLAG_FORCED = 0x0010, 105 SMU_STATE_CLASSIFICATION_FLAG_USER_3D_PERFORMANCE = 0x0020, 106 SMU_STATE_CLASSIFICATION_FLAG_USER_2D_PERFORMANCE = 0x0040, 107 SMU_STATE_CLASSIFICATION_FLAG_3D_PERFORMANCE = 0x0080, 108 SMU_STATE_CLASSIFICATION_FLAG_AC_OVERDIRVER_TEMPLATE = 0x0100, 109 SMU_STATE_CLASSIFICATION_FLAG_UVD = 0x0200, 110 SMU_STATE_CLASSIFICATION_FLAG_3D_PERFORMANCE_LOW = 0x0400, 111 SMU_STATE_CLASSIFICATION_FLAG_ACPI = 0x0800, 112 SMU_STATE_CLASSIFICATION_FLAG_HD2 = 0x1000, 113 SMU_STATE_CLASSIFICATION_FLAG_UVD_HD = 0x2000, 114 SMU_STATE_CLASSIFICATION_FLAG_UVD_SD = 0x4000, 115 SMU_STATE_CLASSIFICATION_FLAG_USER_DC_PERFORMANCE = 0x8000, 116 SMU_STATE_CLASSIFICATION_FLAG_DC_OVERDIRVER_TEMPLATE = 0x10000, 117 SMU_STATE_CLASSIFICATION_FLAG_BACO = 0x20000, 118 SMU_STATE_CLASSIFICATIN_FLAG_LIMITED_POWER_SOURCE2 = 0x40000, 119 SMU_STATE_CLASSIFICATION_FLAG_ULV = 0x80000, 120 SMU_STATE_CLASSIFICATION_FLAG_UVD_MVC = 0x100000, 121 }; 122 123 struct smu_state_classification_block { 124 enum smu_state_ui_label ui_label; 125 enum smu_state_classification_flag flags; 126 int bios_index; 127 bool temporary_state; 128 bool to_be_deleted; 129 }; 130 131 struct smu_state_pcie_block { 132 unsigned int lanes; 133 }; 134 135 enum smu_refreshrate_source { 136 SMU_REFRESHRATE_SOURCE_EDID, 137 SMU_REFRESHRATE_SOURCE_EXPLICIT 138 }; 139 140 struct smu_state_display_block { 141 bool disable_frame_modulation; 142 bool limit_refreshrate; 143 enum smu_refreshrate_source refreshrate_source; 144 int explicit_refreshrate; 145 int edid_refreshrate_index; 146 bool enable_vari_bright; 147 }; 148 149 struct smu_state_memory_block { 150 bool dll_off; 151 uint8_t m3arb; 152 uint8_t unused[3]; 153 }; 154 155 struct smu_state_software_algorithm_block { 156 bool disable_load_balancing; 157 bool enable_sleep_for_timestamps; 158 }; 159 160 struct smu_temperature_range { 161 int min; 162 int max; 163 int edge_emergency_max; 164 int hotspot_min; 165 int hotspot_crit_max; 166 int hotspot_emergency_max; 167 int mem_min; 168 int mem_crit_max; 169 int mem_emergency_max; 170 int software_shutdown_temp; 171 int software_shutdown_temp_offset; 172 }; 173 174 struct smu_state_validation_block { 175 bool single_display_only; 176 bool disallow_on_dc; 177 uint8_t supported_power_levels; 178 }; 179 180 struct smu_uvd_clocks { 181 uint32_t vclk; 182 uint32_t dclk; 183 }; 184 185 /** 186 * Structure to hold a SMU Power State. 187 */ 188 struct smu_power_state { 189 uint32_t id; 190 struct list_head ordered_list; 191 struct list_head all_states_list; 192 193 struct smu_state_classification_block classification; 194 struct smu_state_validation_block validation; 195 struct smu_state_pcie_block pcie; 196 struct smu_state_display_block display; 197 struct smu_state_memory_block memory; 198 struct smu_state_software_algorithm_block software; 199 struct smu_uvd_clocks uvd_clocks; 200 struct smu_hw_power_state hardware; 201 }; 202 203 enum smu_power_src_type { 204 SMU_POWER_SOURCE_AC, 205 SMU_POWER_SOURCE_DC, 206 SMU_POWER_SOURCE_COUNT, 207 }; 208 209 enum smu_ppt_limit_type { 210 SMU_DEFAULT_PPT_LIMIT = 0, 211 SMU_FAST_PPT_LIMIT, 212 }; 213 214 enum smu_ppt_limit_level { 215 SMU_PPT_LIMIT_MIN = -1, 216 SMU_PPT_LIMIT_CURRENT, 217 SMU_PPT_LIMIT_DEFAULT, 218 SMU_PPT_LIMIT_MAX, 219 }; 220 221 enum smu_memory_pool_size { 222 SMU_MEMORY_POOL_SIZE_ZERO = 0, 223 SMU_MEMORY_POOL_SIZE_256_MB = 0x10000000, 224 SMU_MEMORY_POOL_SIZE_512_MB = 0x20000000, 225 SMU_MEMORY_POOL_SIZE_1_GB = 0x40000000, 226 SMU_MEMORY_POOL_SIZE_2_GB = 0x80000000, 227 }; 228 229 struct smu_user_dpm_profile { 230 uint32_t fan_mode; 231 uint32_t power_limit; 232 uint32_t fan_speed_pwm; 233 uint32_t fan_speed_rpm; 234 uint32_t flags; 235 uint32_t user_od; 236 237 /* user clock state information */ 238 uint32_t clk_mask[SMU_CLK_COUNT]; 239 uint32_t clk_dependency; 240 }; 241 242 #define SMU_TABLE_INIT(tables, table_id, s, a, d) \ 243 do { \ 244 tables[table_id].size = s; \ 245 tables[table_id].align = a; \ 246 tables[table_id].domain = d; \ 247 } while (0) 248 249 struct smu_table { 250 uint64_t size; 251 uint32_t align; 252 uint8_t domain; 253 uint64_t mc_address; 254 void *cpu_addr; 255 struct amdgpu_bo *bo; 256 }; 257 258 enum smu_perf_level_designation { 259 PERF_LEVEL_ACTIVITY, 260 PERF_LEVEL_POWER_CONTAINMENT, 261 }; 262 263 struct smu_performance_level { 264 uint32_t core_clock; 265 uint32_t memory_clock; 266 uint32_t vddc; 267 uint32_t vddci; 268 uint32_t non_local_mem_freq; 269 uint32_t non_local_mem_width; 270 }; 271 272 struct smu_clock_info { 273 uint32_t min_mem_clk; 274 uint32_t max_mem_clk; 275 uint32_t min_eng_clk; 276 uint32_t max_eng_clk; 277 uint32_t min_bus_bandwidth; 278 uint32_t max_bus_bandwidth; 279 }; 280 281 struct smu_bios_boot_up_values { 282 uint32_t revision; 283 uint32_t gfxclk; 284 uint32_t uclk; 285 uint32_t socclk; 286 uint32_t dcefclk; 287 uint32_t eclk; 288 uint32_t vclk; 289 uint32_t dclk; 290 uint16_t vddc; 291 uint16_t vddci; 292 uint16_t mvddc; 293 uint16_t vdd_gfx; 294 uint8_t cooling_id; 295 uint32_t pp_table_id; 296 uint32_t format_revision; 297 uint32_t content_revision; 298 uint32_t fclk; 299 uint32_t lclk; 300 uint32_t firmware_caps; 301 }; 302 303 enum smu_table_id { 304 SMU_TABLE_PPTABLE = 0, 305 SMU_TABLE_WATERMARKS, 306 SMU_TABLE_CUSTOM_DPM, 307 SMU_TABLE_DPMCLOCKS, 308 SMU_TABLE_AVFS, 309 SMU_TABLE_AVFS_PSM_DEBUG, 310 SMU_TABLE_AVFS_FUSE_OVERRIDE, 311 SMU_TABLE_PMSTATUSLOG, 312 SMU_TABLE_SMU_METRICS, 313 SMU_TABLE_DRIVER_SMU_CONFIG, 314 SMU_TABLE_ACTIVITY_MONITOR_COEFF, 315 SMU_TABLE_OVERDRIVE, 316 SMU_TABLE_I2C_COMMANDS, 317 SMU_TABLE_PACE, 318 SMU_TABLE_ECCINFO, 319 SMU_TABLE_COMBO_PPTABLE, 320 SMU_TABLE_COUNT, 321 }; 322 323 struct smu_table_context { 324 void *power_play_table; 325 uint32_t power_play_table_size; 326 void *hardcode_pptable; 327 unsigned long metrics_time; 328 void *metrics_table; 329 void *clocks_table; 330 void *watermarks_table; 331 332 void *max_sustainable_clocks; 333 struct smu_bios_boot_up_values boot_values; 334 void *driver_pptable; 335 void *combo_pptable; 336 void *ecc_table; 337 void *driver_smu_config_table; 338 struct smu_table tables[SMU_TABLE_COUNT]; 339 /* 340 * The driver table is just a staging buffer for 341 * uploading/downloading content from the SMU. 342 * 343 * And the table_id for SMU_MSG_TransferTableSmu2Dram/ 344 * SMU_MSG_TransferTableDram2Smu instructs SMU 345 * which content driver is interested. 346 */ 347 struct smu_table driver_table; 348 struct smu_table memory_pool; 349 struct smu_table dummy_read_1_table; 350 uint8_t thermal_controller_type; 351 352 void *overdrive_table; 353 void *boot_overdrive_table; 354 void *user_overdrive_table; 355 356 uint32_t gpu_metrics_table_size; 357 void *gpu_metrics_table; 358 }; 359 360 struct smu_dpm_context { 361 uint32_t dpm_context_size; 362 void *dpm_context; 363 void *golden_dpm_context; 364 enum amd_dpm_forced_level dpm_level; 365 enum amd_dpm_forced_level saved_dpm_level; 366 enum amd_dpm_forced_level requested_dpm_level; 367 struct smu_power_state *dpm_request_power_state; 368 struct smu_power_state *dpm_current_power_state; 369 struct mclock_latency_table *mclk_latency_table; 370 }; 371 372 struct smu_power_gate { 373 bool uvd_gated; 374 bool vce_gated; 375 atomic_t vcn_gated; 376 atomic_t jpeg_gated; 377 atomic_t vpe_gated; 378 atomic_t umsch_mm_gated; 379 }; 380 381 struct smu_power_context { 382 void *power_context; 383 uint32_t power_context_size; 384 struct smu_power_gate power_gate; 385 }; 386 387 #define SMU_FEATURE_MAX (64) 388 struct smu_feature { 389 uint32_t feature_num; 390 DECLARE_BITMAP(supported, SMU_FEATURE_MAX); 391 DECLARE_BITMAP(allowed, SMU_FEATURE_MAX); 392 }; 393 394 struct smu_clocks { 395 uint32_t engine_clock; 396 uint32_t memory_clock; 397 uint32_t bus_bandwidth; 398 uint32_t engine_clock_in_sr; 399 uint32_t dcef_clock; 400 uint32_t dcef_clock_in_sr; 401 }; 402 403 #define MAX_REGULAR_DPM_NUM 16 404 struct mclk_latency_entries { 405 uint32_t frequency; 406 uint32_t latency; 407 }; 408 struct mclock_latency_table { 409 uint32_t count; 410 struct mclk_latency_entries entries[MAX_REGULAR_DPM_NUM]; 411 }; 412 413 enum smu_reset_mode { 414 SMU_RESET_MODE_0, 415 SMU_RESET_MODE_1, 416 SMU_RESET_MODE_2, 417 }; 418 419 enum smu_baco_state { 420 SMU_BACO_STATE_ENTER = 0, 421 SMU_BACO_STATE_EXIT, 422 SMU_BACO_STATE_NONE, 423 }; 424 425 struct smu_baco_context { 426 uint32_t state; 427 bool platform_support; 428 bool maco_support; 429 }; 430 431 struct smu_freq_info { 432 uint32_t min; 433 uint32_t max; 434 uint32_t freq_level; 435 }; 436 437 struct pstates_clk_freq { 438 uint32_t min; 439 uint32_t standard; 440 uint32_t peak; 441 struct smu_freq_info custom; 442 struct smu_freq_info curr; 443 }; 444 445 struct smu_umd_pstate_table { 446 struct pstates_clk_freq gfxclk_pstate; 447 struct pstates_clk_freq socclk_pstate; 448 struct pstates_clk_freq uclk_pstate; 449 struct pstates_clk_freq vclk_pstate; 450 struct pstates_clk_freq dclk_pstate; 451 struct pstates_clk_freq fclk_pstate; 452 }; 453 454 struct cmn2asic_msg_mapping { 455 int valid_mapping; 456 int map_to; 457 int valid_in_vf; 458 }; 459 460 struct cmn2asic_mapping { 461 int valid_mapping; 462 int map_to; 463 }; 464 465 struct stb_context { 466 uint32_t stb_buf_size; 467 bool enabled; 468 spinlock_t lock; 469 }; 470 471 #define WORKLOAD_POLICY_MAX 7 472 473 struct smu_context { 474 struct amdgpu_device *adev; 475 struct amdgpu_irq_src irq_source; 476 477 const struct pptable_funcs *ppt_funcs; 478 const struct cmn2asic_msg_mapping *message_map; 479 const struct cmn2asic_mapping *clock_map; 480 const struct cmn2asic_mapping *feature_map; 481 const struct cmn2asic_mapping *table_map; 482 const struct cmn2asic_mapping *pwr_src_map; 483 const struct cmn2asic_mapping *workload_map; 484 struct mutex message_lock; 485 uint64_t pool_size; 486 487 struct smu_table_context smu_table; 488 struct smu_dpm_context smu_dpm; 489 struct smu_power_context smu_power; 490 struct smu_feature smu_feature; 491 struct amd_pp_display_configuration *display_config; 492 struct smu_baco_context smu_baco; 493 struct smu_temperature_range thermal_range; 494 void *od_settings; 495 496 struct smu_umd_pstate_table pstate_table; 497 uint32_t pstate_sclk; 498 uint32_t pstate_mclk; 499 500 bool od_enabled; 501 uint32_t current_power_limit; 502 uint32_t default_power_limit; 503 uint32_t max_power_limit; 504 uint32_t min_power_limit; 505 506 /* soft pptable */ 507 uint32_t ppt_offset_bytes; 508 uint32_t ppt_size_bytes; 509 uint8_t *ppt_start_addr; 510 511 bool support_power_containment; 512 bool disable_watermark; 513 514 #define WATERMARKS_EXIST (1 << 0) 515 #define WATERMARKS_LOADED (1 << 1) 516 uint32_t watermarks_bitmap; 517 uint32_t hard_min_uclk_req_from_dal; 518 bool disable_uclk_switch; 519 520 uint32_t workload_mask; 521 uint32_t workload_prority[WORKLOAD_POLICY_MAX]; 522 uint32_t workload_setting[WORKLOAD_POLICY_MAX]; 523 uint32_t power_profile_mode; 524 uint32_t default_power_profile_mode; 525 bool pm_enabled; 526 bool is_apu; 527 528 uint32_t smc_driver_if_version; 529 uint32_t smc_fw_if_version; 530 uint32_t smc_fw_version; 531 532 bool uploading_custom_pp_table; 533 bool dc_controlled_by_gpio; 534 535 struct work_struct throttling_logging_work; 536 atomic64_t throttle_int_counter; 537 struct work_struct interrupt_work; 538 539 unsigned fan_max_rpm; 540 unsigned manual_fan_speed_pwm; 541 542 uint32_t gfx_default_hard_min_freq; 543 uint32_t gfx_default_soft_max_freq; 544 uint32_t gfx_actual_hard_min_freq; 545 uint32_t gfx_actual_soft_max_freq; 546 547 /* APU only */ 548 uint32_t cpu_default_soft_min_freq; 549 uint32_t cpu_default_soft_max_freq; 550 uint32_t cpu_actual_soft_min_freq; 551 uint32_t cpu_actual_soft_max_freq; 552 uint32_t cpu_core_id_select; 553 uint16_t cpu_core_num; 554 555 struct smu_user_dpm_profile user_dpm_profile; 556 557 struct stb_context stb_context; 558 559 struct firmware pptable_firmware; 560 561 u32 param_reg; 562 u32 msg_reg; 563 u32 resp_reg; 564 565 u32 debug_param_reg; 566 u32 debug_msg_reg; 567 u32 debug_resp_reg; 568 569 struct delayed_work swctf_delayed_work; 570 571 enum pp_xgmi_plpd_mode plpd_mode; 572 }; 573 574 struct i2c_adapter; 575 576 /** 577 * struct pptable_funcs - Callbacks used to interact with the SMU. 578 */ 579 struct pptable_funcs { 580 /** 581 * @run_btc: Calibrate voltage/frequency curve to fit the system's 582 * power delivery and voltage margins. Required for adaptive 583 * voltage frequency scaling (AVFS). 584 */ 585 int (*run_btc)(struct smu_context *smu); 586 587 /** 588 * @get_allowed_feature_mask: Get allowed feature mask. 589 * &feature_mask: Array to store feature mask. 590 * &num: Elements in &feature_mask. 591 */ 592 int (*get_allowed_feature_mask)(struct smu_context *smu, uint32_t *feature_mask, uint32_t num); 593 594 /** 595 * @get_current_power_state: Get the current power state. 596 * 597 * Return: Current power state on success, negative errno on failure. 598 */ 599 enum amd_pm_state_type (*get_current_power_state)(struct smu_context *smu); 600 601 /** 602 * @set_default_dpm_table: Retrieve the default overdrive settings from 603 * the SMU. 604 */ 605 int (*set_default_dpm_table)(struct smu_context *smu); 606 607 int (*set_power_state)(struct smu_context *smu); 608 609 /** 610 * @populate_umd_state_clk: Populate the UMD power state table with 611 * defaults. 612 */ 613 int (*populate_umd_state_clk)(struct smu_context *smu); 614 615 /** 616 * @print_clk_levels: Print DPM clock levels for a clock domain 617 * to buffer. Star current level. 618 * 619 * Used for sysfs interfaces. 620 * Return: Number of characters written to the buffer 621 */ 622 int (*print_clk_levels)(struct smu_context *smu, enum smu_clk_type clk_type, char *buf); 623 624 /** 625 * @emit_clk_levels: Print DPM clock levels for a clock domain 626 * to buffer using sysfs_emit_at. Star current level. 627 * 628 * Used for sysfs interfaces. 629 * &buf: sysfs buffer 630 * &offset: offset within buffer to start printing, which is updated by the 631 * function. 632 * 633 * Return: 0 on Success or Negative to indicate an error occurred. 634 */ 635 int (*emit_clk_levels)(struct smu_context *smu, enum smu_clk_type clk_type, char *buf, int *offset); 636 637 /** 638 * @force_clk_levels: Set a range of allowed DPM levels for a clock 639 * domain. 640 * &clk_type: Clock domain. 641 * &mask: Range of allowed DPM levels. 642 */ 643 int (*force_clk_levels)(struct smu_context *smu, enum smu_clk_type clk_type, uint32_t mask); 644 645 /** 646 * @od_edit_dpm_table: Edit the custom overdrive DPM table. 647 * &type: Type of edit. 648 * &input: Edit parameters. 649 * &size: Size of &input. 650 */ 651 int (*od_edit_dpm_table)(struct smu_context *smu, 652 enum PP_OD_DPM_TABLE_COMMAND type, 653 long *input, uint32_t size); 654 655 /** 656 * @restore_user_od_settings: Restore the user customized 657 * OD settings on S3/S4/Runpm resume. 658 */ 659 int (*restore_user_od_settings)(struct smu_context *smu); 660 661 /** 662 * @get_clock_by_type_with_latency: Get the speed and latency of a clock 663 * domain. 664 */ 665 int (*get_clock_by_type_with_latency)(struct smu_context *smu, 666 enum smu_clk_type clk_type, 667 struct 668 pp_clock_levels_with_latency 669 *clocks); 670 /** 671 * @get_clock_by_type_with_voltage: Get the speed and voltage of a clock 672 * domain. 673 */ 674 int (*get_clock_by_type_with_voltage)(struct smu_context *smu, 675 enum amd_pp_clock_type type, 676 struct 677 pp_clock_levels_with_voltage 678 *clocks); 679 680 /** 681 * @get_power_profile_mode: Print all power profile modes to 682 * buffer. Star current mode. 683 */ 684 int (*get_power_profile_mode)(struct smu_context *smu, char *buf); 685 686 /** 687 * @set_power_profile_mode: Set a power profile mode. Also used to 688 * create/set custom power profile modes. 689 * &input: Power profile mode parameters. 690 * &size: Size of &input. 691 */ 692 int (*set_power_profile_mode)(struct smu_context *smu, long *input, uint32_t size); 693 694 /** 695 * @dpm_set_vcn_enable: Enable/disable VCN engine dynamic power 696 * management. 697 */ 698 int (*dpm_set_vcn_enable)(struct smu_context *smu, bool enable); 699 700 /** 701 * @dpm_set_jpeg_enable: Enable/disable JPEG engine dynamic power 702 * management. 703 */ 704 int (*dpm_set_jpeg_enable)(struct smu_context *smu, bool enable); 705 706 /** 707 * @set_gfx_power_up_by_imu: Enable GFX engine with IMU 708 */ 709 int (*set_gfx_power_up_by_imu)(struct smu_context *smu); 710 711 /** 712 * @read_sensor: Read data from a sensor. 713 * &sensor: Sensor to read data from. 714 * &data: Sensor reading. 715 * &size: Size of &data. 716 */ 717 int (*read_sensor)(struct smu_context *smu, enum amd_pp_sensors sensor, 718 void *data, uint32_t *size); 719 720 /** 721 * @get_apu_thermal_limit: get apu core limit from smu 722 * &limit: current limit temperature in millidegrees Celsius 723 */ 724 int (*get_apu_thermal_limit)(struct smu_context *smu, uint32_t *limit); 725 726 /** 727 * @set_apu_thermal_limit: update all controllers with new limit 728 * &limit: limit temperature to be setted, in millidegrees Celsius 729 */ 730 int (*set_apu_thermal_limit)(struct smu_context *smu, uint32_t limit); 731 732 /** 733 * @pre_display_config_changed: Prepare GPU for a display configuration 734 * change. 735 * 736 * Disable display tracking and pin memory clock speed to maximum. Used 737 * in display component synchronization. 738 */ 739 int (*pre_display_config_changed)(struct smu_context *smu); 740 741 /** 742 * @display_config_changed: Notify the SMU of the current display 743 * configuration. 744 * 745 * Allows SMU to properly track blanking periods for memory clock 746 * adjustment. Used in display component synchronization. 747 */ 748 int (*display_config_changed)(struct smu_context *smu); 749 750 int (*apply_clocks_adjust_rules)(struct smu_context *smu); 751 752 /** 753 * @notify_smc_display_config: Applies display requirements to the 754 * current power state. 755 * 756 * Optimize deep sleep DCEFclk and mclk for the current display 757 * configuration. Used in display component synchronization. 758 */ 759 int (*notify_smc_display_config)(struct smu_context *smu); 760 761 /** 762 * @is_dpm_running: Check if DPM is running. 763 * 764 * Return: True if DPM is running, false otherwise. 765 */ 766 bool (*is_dpm_running)(struct smu_context *smu); 767 768 /** 769 * @get_fan_speed_pwm: Get the current fan speed in PWM. 770 */ 771 int (*get_fan_speed_pwm)(struct smu_context *smu, uint32_t *speed); 772 773 /** 774 * @get_fan_speed_rpm: Get the current fan speed in rpm. 775 */ 776 int (*get_fan_speed_rpm)(struct smu_context *smu, uint32_t *speed); 777 778 /** 779 * @set_watermarks_table: Configure and upload the watermarks tables to 780 * the SMU. 781 */ 782 int (*set_watermarks_table)(struct smu_context *smu, 783 struct pp_smu_wm_range_sets *clock_ranges); 784 785 /** 786 * @get_thermal_temperature_range: Get safe thermal limits in Celcius. 787 */ 788 int (*get_thermal_temperature_range)(struct smu_context *smu, struct smu_temperature_range *range); 789 790 /** 791 * @get_uclk_dpm_states: Get memory clock DPM levels in kHz. 792 * &clocks_in_khz: Array of DPM levels. 793 * &num_states: Elements in &clocks_in_khz. 794 */ 795 int (*get_uclk_dpm_states)(struct smu_context *smu, uint32_t *clocks_in_khz, uint32_t *num_states); 796 797 /** 798 * @set_default_od_settings: Set the overdrive tables to defaults. 799 */ 800 int (*set_default_od_settings)(struct smu_context *smu); 801 802 /** 803 * @set_performance_level: Set a performance level. 804 */ 805 int (*set_performance_level)(struct smu_context *smu, enum amd_dpm_forced_level level); 806 807 /** 808 * @display_disable_memory_clock_switch: Enable/disable dynamic memory 809 * clock switching. 810 * 811 * Disabling this feature forces memory clock speed to maximum. 812 * Enabling sets the minimum memory clock capable of driving the 813 * current display configuration. 814 */ 815 int (*display_disable_memory_clock_switch)(struct smu_context *smu, bool disable_memory_clock_switch); 816 817 /** 818 * @dump_pptable: Print the power play table to the system log. 819 */ 820 void (*dump_pptable)(struct smu_context *smu); 821 822 /** 823 * @get_power_limit: Get the device's power limits. 824 */ 825 int (*get_power_limit)(struct smu_context *smu, 826 uint32_t *current_power_limit, 827 uint32_t *default_power_limit, 828 uint32_t *max_power_limit, 829 uint32_t *min_power_limit); 830 831 /** 832 * @get_ppt_limit: Get the device's ppt limits. 833 */ 834 int (*get_ppt_limit)(struct smu_context *smu, uint32_t *ppt_limit, 835 enum smu_ppt_limit_type limit_type, enum smu_ppt_limit_level limit_level); 836 837 /** 838 * @set_df_cstate: Set data fabric cstate. 839 */ 840 int (*set_df_cstate)(struct smu_context *smu, enum pp_df_cstate state); 841 842 /** 843 * @select_xgmi_plpd_policy: Select xgmi per-link power down policy. 844 */ 845 int (*select_xgmi_plpd_policy)(struct smu_context *smu, 846 enum pp_xgmi_plpd_mode mode); 847 848 /** 849 * @update_pcie_parameters: Update and upload the system's PCIe 850 * capabilites to the SMU. 851 * &pcie_gen_cap: Maximum allowed PCIe generation. 852 * &pcie_width_cap: Maximum allowed PCIe width. 853 */ 854 int (*update_pcie_parameters)(struct smu_context *smu, uint8_t pcie_gen_cap, uint8_t pcie_width_cap); 855 856 /** 857 * @i2c_init: Initialize i2c. 858 * 859 * The i2c bus is used internally by the SMU voltage regulators and 860 * other devices. The i2c's EEPROM also stores bad page tables on boards 861 * with ECC. 862 */ 863 int (*i2c_init)(struct smu_context *smu); 864 865 /** 866 * @i2c_fini: Tear down i2c. 867 */ 868 void (*i2c_fini)(struct smu_context *smu); 869 870 /** 871 * @get_unique_id: Get the GPU's unique id. Used for asset tracking. 872 */ 873 void (*get_unique_id)(struct smu_context *smu); 874 875 /** 876 * @get_dpm_clock_table: Get a copy of the DPM clock table. 877 * 878 * Used by display component in bandwidth and watermark calculations. 879 */ 880 int (*get_dpm_clock_table)(struct smu_context *smu, struct dpm_clocks *clock_table); 881 882 /** 883 * @init_microcode: Request the SMU's firmware from the kernel. 884 */ 885 int (*init_microcode)(struct smu_context *smu); 886 887 /** 888 * @load_microcode: Load firmware onto the SMU. 889 */ 890 int (*load_microcode)(struct smu_context *smu); 891 892 /** 893 * @fini_microcode: Release the SMU's firmware. 894 */ 895 void (*fini_microcode)(struct smu_context *smu); 896 897 /** 898 * @init_smc_tables: Initialize the SMU tables. 899 */ 900 int (*init_smc_tables)(struct smu_context *smu); 901 902 /** 903 * @fini_smc_tables: Release the SMU tables. 904 */ 905 int (*fini_smc_tables)(struct smu_context *smu); 906 907 /** 908 * @init_power: Initialize the power gate table context. 909 */ 910 int (*init_power)(struct smu_context *smu); 911 912 /** 913 * @fini_power: Release the power gate table context. 914 */ 915 int (*fini_power)(struct smu_context *smu); 916 917 /** 918 * @check_fw_status: Check the SMU's firmware status. 919 * 920 * Return: Zero if check passes, negative errno on failure. 921 */ 922 int (*check_fw_status)(struct smu_context *smu); 923 924 /** 925 * @set_mp1_state: put SMU into a correct state for comming 926 * resume from runpm or gpu reset. 927 */ 928 int (*set_mp1_state)(struct smu_context *smu, 929 enum pp_mp1_state mp1_state); 930 931 /** 932 * @setup_pptable: Initialize the power play table and populate it with 933 * default values. 934 */ 935 int (*setup_pptable)(struct smu_context *smu); 936 937 /** 938 * @get_vbios_bootup_values: Get default boot values from the VBIOS. 939 */ 940 int (*get_vbios_bootup_values)(struct smu_context *smu); 941 942 /** 943 * @check_fw_version: Print driver and SMU interface versions to the 944 * system log. 945 * 946 * Interface mismatch is not a critical failure. 947 */ 948 int (*check_fw_version)(struct smu_context *smu); 949 950 /** 951 * @powergate_sdma: Power up/down system direct memory access. 952 */ 953 int (*powergate_sdma)(struct smu_context *smu, bool gate); 954 955 /** 956 * @set_gfx_cgpg: Enable/disable graphics engine course grain power 957 * gating. 958 */ 959 int (*set_gfx_cgpg)(struct smu_context *smu, bool enable); 960 961 /** 962 * @write_pptable: Write the power play table to the SMU. 963 */ 964 int (*write_pptable)(struct smu_context *smu); 965 966 /** 967 * @set_driver_table_location: Send the location of the driver table to 968 * the SMU. 969 */ 970 int (*set_driver_table_location)(struct smu_context *smu); 971 972 /** 973 * @set_tool_table_location: Send the location of the tool table to the 974 * SMU. 975 */ 976 int (*set_tool_table_location)(struct smu_context *smu); 977 978 /** 979 * @notify_memory_pool_location: Send the location of the memory pool to 980 * the SMU. 981 */ 982 int (*notify_memory_pool_location)(struct smu_context *smu); 983 984 /** 985 * @system_features_control: Enable/disable all SMU features. 986 */ 987 int (*system_features_control)(struct smu_context *smu, bool en); 988 989 /** 990 * @send_smc_msg_with_param: Send a message with a parameter to the SMU. 991 * &msg: Type of message. 992 * ¶m: Message parameter. 993 * &read_arg: SMU response (optional). 994 */ 995 int (*send_smc_msg_with_param)(struct smu_context *smu, 996 enum smu_message_type msg, uint32_t param, uint32_t *read_arg); 997 998 /** 999 * @send_smc_msg: Send a message to the SMU. 1000 * &msg: Type of message. 1001 * &read_arg: SMU response (optional). 1002 */ 1003 int (*send_smc_msg)(struct smu_context *smu, 1004 enum smu_message_type msg, 1005 uint32_t *read_arg); 1006 1007 /** 1008 * @init_display_count: Notify the SMU of the number of display 1009 * components in current display configuration. 1010 */ 1011 int (*init_display_count)(struct smu_context *smu, uint32_t count); 1012 1013 /** 1014 * @set_allowed_mask: Notify the SMU of the features currently allowed 1015 * by the driver. 1016 */ 1017 int (*set_allowed_mask)(struct smu_context *smu); 1018 1019 /** 1020 * @get_enabled_mask: Get a mask of features that are currently enabled 1021 * on the SMU. 1022 * &feature_mask: Enabled feature mask. 1023 */ 1024 int (*get_enabled_mask)(struct smu_context *smu, uint64_t *feature_mask); 1025 1026 /** 1027 * @feature_is_enabled: Test if a feature is enabled. 1028 * 1029 * Return: One if enabled, zero if disabled. 1030 */ 1031 int (*feature_is_enabled)(struct smu_context *smu, enum smu_feature_mask mask); 1032 1033 /** 1034 * @disable_all_features_with_exception: Disable all features with 1035 * exception to those in &mask. 1036 */ 1037 int (*disable_all_features_with_exception)(struct smu_context *smu, 1038 enum smu_feature_mask mask); 1039 1040 /** 1041 * @notify_display_change: General interface call to let SMU know about DC change 1042 */ 1043 int (*notify_display_change)(struct smu_context *smu); 1044 1045 /** 1046 * @set_power_limit: Set power limit in watts. 1047 */ 1048 int (*set_power_limit)(struct smu_context *smu, 1049 enum smu_ppt_limit_type limit_type, 1050 uint32_t limit); 1051 1052 /** 1053 * @init_max_sustainable_clocks: Populate max sustainable clock speed 1054 * table with values from the SMU. 1055 */ 1056 int (*init_max_sustainable_clocks)(struct smu_context *smu); 1057 1058 /** 1059 * @enable_thermal_alert: Enable thermal alert interrupts. 1060 */ 1061 int (*enable_thermal_alert)(struct smu_context *smu); 1062 1063 /** 1064 * @disable_thermal_alert: Disable thermal alert interrupts. 1065 */ 1066 int (*disable_thermal_alert)(struct smu_context *smu); 1067 1068 /** 1069 * @set_min_dcef_deep_sleep: Set a minimum display fabric deep sleep 1070 * clock speed in MHz. 1071 */ 1072 int (*set_min_dcef_deep_sleep)(struct smu_context *smu, uint32_t clk); 1073 1074 /** 1075 * @display_clock_voltage_request: Set a hard minimum frequency 1076 * for a clock domain. 1077 */ 1078 int (*display_clock_voltage_request)(struct smu_context *smu, struct 1079 pp_display_clock_request 1080 *clock_req); 1081 1082 /** 1083 * @get_fan_control_mode: Get the current fan control mode. 1084 */ 1085 uint32_t (*get_fan_control_mode)(struct smu_context *smu); 1086 1087 /** 1088 * @set_fan_control_mode: Set the fan control mode. 1089 */ 1090 int (*set_fan_control_mode)(struct smu_context *smu, uint32_t mode); 1091 1092 /** 1093 * @set_fan_speed_pwm: Set a static fan speed in PWM. 1094 */ 1095 int (*set_fan_speed_pwm)(struct smu_context *smu, uint32_t speed); 1096 1097 /** 1098 * @set_fan_speed_rpm: Set a static fan speed in rpm. 1099 */ 1100 int (*set_fan_speed_rpm)(struct smu_context *smu, uint32_t speed); 1101 1102 /** 1103 * @set_xgmi_pstate: Set inter-chip global memory interconnect pstate. 1104 * &pstate: Pstate to set. D0 if Nonzero, D3 otherwise. 1105 */ 1106 int (*set_xgmi_pstate)(struct smu_context *smu, uint32_t pstate); 1107 1108 /** 1109 * @gfx_off_control: Enable/disable graphics engine poweroff. 1110 */ 1111 int (*gfx_off_control)(struct smu_context *smu, bool enable); 1112 1113 1114 /** 1115 * @get_gfx_off_status: Get graphics engine poweroff status. 1116 * 1117 * Return: 1118 * 0 - GFXOFF(default). 1119 * 1 - Transition out of GFX State. 1120 * 2 - Not in GFXOFF. 1121 * 3 - Transition into GFXOFF. 1122 */ 1123 uint32_t (*get_gfx_off_status)(struct smu_context *smu); 1124 1125 /** 1126 * @gfx_off_entrycount: total GFXOFF entry count at the time of 1127 * query since system power-up 1128 */ 1129 u32 (*get_gfx_off_entrycount)(struct smu_context *smu, uint64_t *entrycount); 1130 1131 /** 1132 * @set_gfx_off_residency: set 1 to start logging, 0 to stop logging 1133 */ 1134 u32 (*set_gfx_off_residency)(struct smu_context *smu, bool start); 1135 1136 /** 1137 * @get_gfx_off_residency: Average GFXOFF residency % during the logging interval 1138 */ 1139 u32 (*get_gfx_off_residency)(struct smu_context *smu, uint32_t *residency); 1140 1141 /** 1142 * @register_irq_handler: Register interupt request handlers. 1143 */ 1144 int (*register_irq_handler)(struct smu_context *smu); 1145 1146 /** 1147 * @set_azalia_d3_pme: Wake the audio decode engine from d3 sleep. 1148 */ 1149 int (*set_azalia_d3_pme)(struct smu_context *smu); 1150 1151 /** 1152 * @get_max_sustainable_clocks_by_dc: Get a copy of the max sustainable 1153 * clock speeds table. 1154 * 1155 * Provides a way for the display component (DC) to get the max 1156 * sustainable clocks from the SMU. 1157 */ 1158 int (*get_max_sustainable_clocks_by_dc)(struct smu_context *smu, struct pp_smu_nv_clock_table *max_clocks); 1159 1160 /** 1161 * @baco_is_support: Check if GPU supports BACO (Bus Active, Chip Off). 1162 */ 1163 bool (*baco_is_support)(struct smu_context *smu); 1164 1165 /** 1166 * @baco_get_state: Get the current BACO state. 1167 * 1168 * Return: Current BACO state. 1169 */ 1170 enum smu_baco_state (*baco_get_state)(struct smu_context *smu); 1171 1172 /** 1173 * @baco_set_state: Enter/exit BACO. 1174 */ 1175 int (*baco_set_state)(struct smu_context *smu, enum smu_baco_state state); 1176 1177 /** 1178 * @baco_enter: Enter BACO. 1179 */ 1180 int (*baco_enter)(struct smu_context *smu); 1181 1182 /** 1183 * @baco_exit: Exit Baco. 1184 */ 1185 int (*baco_exit)(struct smu_context *smu); 1186 1187 /** 1188 * @mode1_reset_is_support: Check if GPU supports mode1 reset. 1189 */ 1190 bool (*mode1_reset_is_support)(struct smu_context *smu); 1191 /** 1192 * @mode2_reset_is_support: Check if GPU supports mode2 reset. 1193 */ 1194 bool (*mode2_reset_is_support)(struct smu_context *smu); 1195 1196 /** 1197 * @mode1_reset: Perform mode1 reset. 1198 * 1199 * Complete GPU reset. 1200 */ 1201 int (*mode1_reset)(struct smu_context *smu); 1202 1203 /** 1204 * @mode2_reset: Perform mode2 reset. 1205 * 1206 * Mode2 reset generally does not reset as many IPs as mode1 reset. The 1207 * IPs reset varies by asic. 1208 */ 1209 int (*mode2_reset)(struct smu_context *smu); 1210 /* for gfx feature enablement after mode2 reset */ 1211 int (*enable_gfx_features)(struct smu_context *smu); 1212 1213 /** 1214 * @get_dpm_ultimate_freq: Get the hard frequency range of a clock 1215 * domain in MHz. 1216 */ 1217 int (*get_dpm_ultimate_freq)(struct smu_context *smu, enum smu_clk_type clk_type, uint32_t *min, uint32_t *max); 1218 1219 /** 1220 * @set_soft_freq_limited_range: Set the soft frequency range of a clock 1221 * domain in MHz. 1222 */ 1223 int (*set_soft_freq_limited_range)(struct smu_context *smu, enum smu_clk_type clk_type, uint32_t min, uint32_t max); 1224 1225 /** 1226 * @set_power_source: Notify the SMU of the current power source. 1227 */ 1228 int (*set_power_source)(struct smu_context *smu, enum smu_power_src_type power_src); 1229 1230 /** 1231 * @log_thermal_throttling_event: Print a thermal throttling warning to 1232 * the system's log. 1233 */ 1234 void (*log_thermal_throttling_event)(struct smu_context *smu); 1235 1236 /** 1237 * @get_pp_feature_mask: Print a human readable table of enabled 1238 * features to buffer. 1239 */ 1240 size_t (*get_pp_feature_mask)(struct smu_context *smu, char *buf); 1241 1242 /** 1243 * @set_pp_feature_mask: Request the SMU enable/disable features to 1244 * match those enabled in &new_mask. 1245 */ 1246 int (*set_pp_feature_mask)(struct smu_context *smu, uint64_t new_mask); 1247 1248 /** 1249 * @get_gpu_metrics: Get a copy of the GPU metrics table from the SMU. 1250 * 1251 * Return: Size of &table 1252 */ 1253 ssize_t (*get_gpu_metrics)(struct smu_context *smu, void **table); 1254 1255 /** 1256 * @enable_mgpu_fan_boost: Enable multi-GPU fan boost. 1257 */ 1258 int (*enable_mgpu_fan_boost)(struct smu_context *smu); 1259 1260 /** 1261 * @gfx_ulv_control: Enable/disable ultra low voltage. 1262 */ 1263 int (*gfx_ulv_control)(struct smu_context *smu, bool enablement); 1264 1265 /** 1266 * @deep_sleep_control: Enable/disable deep sleep. 1267 */ 1268 int (*deep_sleep_control)(struct smu_context *smu, bool enablement); 1269 1270 /** 1271 * @get_fan_parameters: Get fan parameters. 1272 * 1273 * Get maximum fan speed from the power play table. 1274 */ 1275 int (*get_fan_parameters)(struct smu_context *smu); 1276 1277 /** 1278 * @post_init: Helper function for asic specific workarounds. 1279 */ 1280 int (*post_init)(struct smu_context *smu); 1281 1282 /** 1283 * @interrupt_work: Work task scheduled from SMU interrupt handler. 1284 */ 1285 void (*interrupt_work)(struct smu_context *smu); 1286 1287 /** 1288 * @gpo_control: Enable/disable graphics power optimization if supported. 1289 */ 1290 int (*gpo_control)(struct smu_context *smu, bool enablement); 1291 1292 /** 1293 * @gfx_state_change_set: Send the current graphics state to the SMU. 1294 */ 1295 int (*gfx_state_change_set)(struct smu_context *smu, uint32_t state); 1296 1297 /** 1298 * @set_fine_grain_gfx_freq_parameters: Set fine grain graphics clock 1299 * parameters to defaults. 1300 */ 1301 int (*set_fine_grain_gfx_freq_parameters)(struct smu_context *smu); 1302 1303 /** 1304 * @smu_handle_passthrough_sbr: Send message to SMU about special handling for SBR. 1305 */ 1306 int (*smu_handle_passthrough_sbr)(struct smu_context *smu, bool enable); 1307 1308 /** 1309 * @wait_for_event: Wait for events from SMU. 1310 */ 1311 int (*wait_for_event)(struct smu_context *smu, 1312 enum smu_event_type event, uint64_t event_arg); 1313 1314 /** 1315 * @sned_hbm_bad_pages_num: message SMU to update bad page number 1316 * of SMUBUS table. 1317 */ 1318 int (*send_hbm_bad_pages_num)(struct smu_context *smu, uint32_t size); 1319 1320 /** 1321 * @get_ecc_table: message SMU to get ECC INFO table. 1322 */ 1323 ssize_t (*get_ecc_info)(struct smu_context *smu, void *table); 1324 1325 1326 /** 1327 * @stb_collect_info: Collects Smart Trace Buffers data. 1328 */ 1329 int (*stb_collect_info)(struct smu_context *smu, void *buf, uint32_t size); 1330 1331 /** 1332 * @get_default_config_table_settings: Get the ASIC default DriverSmuConfig table settings. 1333 */ 1334 int (*get_default_config_table_settings)(struct smu_context *smu, struct config_table_setting *table); 1335 1336 /** 1337 * @set_config_table: Apply the input DriverSmuConfig table settings. 1338 */ 1339 int (*set_config_table)(struct smu_context *smu, struct config_table_setting *table); 1340 1341 /** 1342 * @sned_hbm_bad_channel_flag: message SMU to update bad channel info 1343 * of SMUBUS table. 1344 */ 1345 int (*send_hbm_bad_channel_flag)(struct smu_context *smu, uint32_t size); 1346 1347 /** 1348 * @init_pptable_microcode: Prepare the pptable microcode to upload via PSP 1349 */ 1350 int (*init_pptable_microcode)(struct smu_context *smu); 1351 1352 /** 1353 * @dpm_set_vpe_enable: Enable/disable VPE engine dynamic power 1354 * management. 1355 */ 1356 int (*dpm_set_vpe_enable)(struct smu_context *smu, bool enable); 1357 1358 /** 1359 * @dpm_set_umsch_mm_enable: Enable/disable UMSCH engine dynamic power 1360 * management. 1361 */ 1362 int (*dpm_set_umsch_mm_enable)(struct smu_context *smu, bool enable); 1363 1364 /** 1365 * @notify_rlc_state: Notify RLC power state to SMU. 1366 */ 1367 int (*notify_rlc_state)(struct smu_context *smu, bool en); 1368 }; 1369 1370 typedef enum { 1371 METRICS_CURR_GFXCLK, 1372 METRICS_CURR_SOCCLK, 1373 METRICS_CURR_UCLK, 1374 METRICS_CURR_VCLK, 1375 METRICS_CURR_VCLK1, 1376 METRICS_CURR_DCLK, 1377 METRICS_CURR_DCLK1, 1378 METRICS_CURR_FCLK, 1379 METRICS_CURR_DCEFCLK, 1380 METRICS_AVERAGE_CPUCLK, 1381 METRICS_AVERAGE_GFXCLK, 1382 METRICS_AVERAGE_SOCCLK, 1383 METRICS_AVERAGE_FCLK, 1384 METRICS_AVERAGE_UCLK, 1385 METRICS_AVERAGE_VCLK, 1386 METRICS_AVERAGE_DCLK, 1387 METRICS_AVERAGE_VCLK1, 1388 METRICS_AVERAGE_DCLK1, 1389 METRICS_AVERAGE_GFXACTIVITY, 1390 METRICS_AVERAGE_MEMACTIVITY, 1391 METRICS_AVERAGE_VCNACTIVITY, 1392 METRICS_AVERAGE_SOCKETPOWER, 1393 METRICS_TEMPERATURE_EDGE, 1394 METRICS_TEMPERATURE_HOTSPOT, 1395 METRICS_TEMPERATURE_MEM, 1396 METRICS_TEMPERATURE_VRGFX, 1397 METRICS_TEMPERATURE_VRSOC, 1398 METRICS_TEMPERATURE_VRMEM, 1399 METRICS_THROTTLER_STATUS, 1400 METRICS_CURR_FANSPEED, 1401 METRICS_VOLTAGE_VDDSOC, 1402 METRICS_VOLTAGE_VDDGFX, 1403 METRICS_SS_APU_SHARE, 1404 METRICS_SS_DGPU_SHARE, 1405 METRICS_UNIQUE_ID_UPPER32, 1406 METRICS_UNIQUE_ID_LOWER32, 1407 METRICS_PCIE_RATE, 1408 METRICS_PCIE_WIDTH, 1409 METRICS_CURR_FANPWM, 1410 METRICS_CURR_SOCKETPOWER, 1411 } MetricsMember_t; 1412 1413 enum smu_cmn2asic_mapping_type { 1414 CMN2ASIC_MAPPING_MSG, 1415 CMN2ASIC_MAPPING_CLK, 1416 CMN2ASIC_MAPPING_FEATURE, 1417 CMN2ASIC_MAPPING_TABLE, 1418 CMN2ASIC_MAPPING_PWR, 1419 CMN2ASIC_MAPPING_WORKLOAD, 1420 }; 1421 1422 enum smu_baco_seq { 1423 BACO_SEQ_BACO = 0, 1424 BACO_SEQ_MSR, 1425 BACO_SEQ_BAMACO, 1426 BACO_SEQ_ULPS, 1427 BACO_SEQ_COUNT, 1428 }; 1429 1430 #define MSG_MAP(msg, index, valid_in_vf) \ 1431 [SMU_MSG_##msg] = {1, (index), (valid_in_vf)} 1432 1433 #define CLK_MAP(clk, index) \ 1434 [SMU_##clk] = {1, (index)} 1435 1436 #define FEA_MAP(fea) \ 1437 [SMU_FEATURE_##fea##_BIT] = {1, FEATURE_##fea##_BIT} 1438 1439 #define FEA_MAP_REVERSE(fea) \ 1440 [SMU_FEATURE_DPM_##fea##_BIT] = {1, FEATURE_##fea##_DPM_BIT} 1441 1442 #define FEA_MAP_HALF_REVERSE(fea) \ 1443 [SMU_FEATURE_DPM_##fea##CLK_BIT] = {1, FEATURE_##fea##_DPM_BIT} 1444 1445 #define TAB_MAP(tab) \ 1446 [SMU_TABLE_##tab] = {1, TABLE_##tab} 1447 1448 #define TAB_MAP_VALID(tab) \ 1449 [SMU_TABLE_##tab] = {1, TABLE_##tab} 1450 1451 #define TAB_MAP_INVALID(tab) \ 1452 [SMU_TABLE_##tab] = {0, TABLE_##tab} 1453 1454 #define PWR_MAP(tab) \ 1455 [SMU_POWER_SOURCE_##tab] = {1, POWER_SOURCE_##tab} 1456 1457 #define WORKLOAD_MAP(profile, workload) \ 1458 [profile] = {1, (workload)} 1459 1460 /** 1461 * smu_memcpy_trailing - Copy the end of one structure into the middle of another 1462 * 1463 * @dst: Pointer to destination struct 1464 * @first_dst_member: The member name in @dst where the overwrite begins 1465 * @last_dst_member: The member name in @dst where the overwrite ends after 1466 * @src: Pointer to the source struct 1467 * @first_src_member: The member name in @src where the copy begins 1468 * 1469 */ 1470 #define smu_memcpy_trailing(dst, first_dst_member, last_dst_member, \ 1471 src, first_src_member) \ 1472 ({ \ 1473 size_t __src_offset = offsetof(typeof(*(src)), first_src_member); \ 1474 size_t __src_size = sizeof(*(src)) - __src_offset; \ 1475 size_t __dst_offset = offsetof(typeof(*(dst)), first_dst_member); \ 1476 size_t __dst_size = offsetofend(typeof(*(dst)), last_dst_member) - \ 1477 __dst_offset; \ 1478 BUILD_BUG_ON(__src_size != __dst_size); \ 1479 __builtin_memcpy((u8 *)(dst) + __dst_offset, \ 1480 (u8 *)(src) + __src_offset, \ 1481 __dst_size); \ 1482 }) 1483 1484 #if !defined(SWSMU_CODE_LAYER_L2) && !defined(SWSMU_CODE_LAYER_L3) && !defined(SWSMU_CODE_LAYER_L4) 1485 int smu_get_power_limit(void *handle, 1486 uint32_t *limit, 1487 enum pp_power_limit_level pp_limit_level, 1488 enum pp_power_type pp_power_type); 1489 1490 bool smu_mode1_reset_is_support(struct smu_context *smu); 1491 bool smu_mode2_reset_is_support(struct smu_context *smu); 1492 int smu_mode1_reset(struct smu_context *smu); 1493 1494 extern const struct amd_ip_funcs smu_ip_funcs; 1495 1496 bool is_support_sw_smu(struct amdgpu_device *adev); 1497 bool is_support_cclk_dpm(struct amdgpu_device *adev); 1498 int smu_write_watermarks_table(struct smu_context *smu); 1499 1500 int smu_get_dpm_freq_range(struct smu_context *smu, enum smu_clk_type clk_type, 1501 uint32_t *min, uint32_t *max); 1502 1503 int smu_set_soft_freq_range(struct smu_context *smu, enum smu_clk_type clk_type, 1504 uint32_t min, uint32_t max); 1505 1506 int smu_set_gfx_power_up_by_imu(struct smu_context *smu); 1507 1508 int smu_set_ac_dc(struct smu_context *smu); 1509 1510 int smu_set_xgmi_plpd_mode(struct smu_context *smu, 1511 enum pp_xgmi_plpd_mode mode); 1512 1513 int smu_get_entrycount_gfxoff(struct smu_context *smu, u64 *value); 1514 1515 int smu_get_residency_gfxoff(struct smu_context *smu, u32 *value); 1516 1517 int smu_set_residency_gfxoff(struct smu_context *smu, bool value); 1518 1519 int smu_get_status_gfxoff(struct smu_context *smu, uint32_t *value); 1520 1521 int smu_handle_passthrough_sbr(struct smu_context *smu, bool enable); 1522 1523 int smu_wait_for_event(struct smu_context *smu, enum smu_event_type event, 1524 uint64_t event_arg); 1525 int smu_get_ecc_info(struct smu_context *smu, void *umc_ecc); 1526 int smu_stb_collect_info(struct smu_context *smu, void *buff, uint32_t size); 1527 void amdgpu_smu_stb_debug_fs_init(struct amdgpu_device *adev); 1528 int smu_send_hbm_bad_pages_num(struct smu_context *smu, uint32_t size); 1529 int smu_send_hbm_bad_channel_flag(struct smu_context *smu, uint32_t size); 1530 #endif 1531 #endif 1532