1 /* 2 * Copyright 2025 Advanced Micro Devices, Inc. 3 * 4 * Permission is hereby granted, free of charge, to any person obtaining a 5 * copy of this software and associated documentation files (the "Software"), 6 * to deal in the Software without restriction, including without limitation 7 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8 * and/or sell copies of the Software, and to permit persons to whom the 9 * Software is furnished to do so, subject to the following conditions: 10 * 11 * The above copyright notice and this permission notice shall be included in 12 * all copies or substantial portions of the Software. 13 * 14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 20 * OTHER DEALINGS IN THE SOFTWARE. 21 * 22 */ 23 #ifndef __SOC_V1_0_H__ 24 #define __SOC_V1_0_H__ 25 26 extern const struct amdgpu_ip_block_version soc_v1_0_common_ip_block; 27 28 void soc_v1_0_grbm_select(struct amdgpu_device *adev, 29 u32 me, u32 pipe, 30 u32 queue, u32 vmid, 31 int xcc_id); 32 int soc_v1_0_init_soc_config(struct amdgpu_device *adev); 33 bool soc_v1_0_normalize_xcc_reg_range(uint32_t reg); 34 uint32_t soc_v1_0_normalize_xcc_reg_offset(uint32_t reg); 35 u64 soc_v1_0_encode_ext_smn_addressing(int ext_id); 36 37 #endif 38