xref: /linux/drivers/edac/Kconfig (revision a483e22791d6be648a0bb2fd16abbe4240e9776a)
1da9bb1d2SAlan Cox#
2da9bb1d2SAlan Cox#	EDAC Kconfig
34577ca55SDoug Thompson#	Copyright (c) 2008 Doug Thompson www.softwarebitmaker.com
4da9bb1d2SAlan Cox#	Licensed and distributed under the GPL
5b01aec9bSBorislav Petkov
6b01aec9bSBorislav Petkovconfig EDAC_ATOMIC_SCRUB
7b01aec9bSBorislav Petkov	bool
8da9bb1d2SAlan Cox
954451663SBorislav Petkovconfig EDAC_SUPPORT
1054451663SBorislav Petkov	bool
1154451663SBorislav Petkov
12751cb5e5SJan Engelhardtmenuconfig EDAC
13e3c4ff6dSBorislav Petkov	tristate "EDAC (Error Detection And Correction) reporting"
14e3c4ff6dSBorislav Petkov	depends on HAS_IOMEM && EDAC_SUPPORT && RAS
15da9bb1d2SAlan Cox	help
16a06b85ffSBorislav Petkov	  EDAC is a subsystem along with hardware-specific drivers designed to
17a06b85ffSBorislav Petkov	  report hardware errors. These are low-level errors that are reported
18a06b85ffSBorislav Petkov	  in the CPU or supporting chipset or other subsystems:
198cb2a398SDouglas Thompson	  memory errors, cache errors, PCI errors, thermal throttling, etc..
208cb2a398SDouglas Thompson	  If unsure, select 'Y'.
21da9bb1d2SAlan Cox
22a06b85ffSBorislav Petkov	  The mailing list for the EDAC project is linux-edac@vger.kernel.org.
2357c432b5STim Small
24751cb5e5SJan Engelhardtif EDAC
25da9bb1d2SAlan Cox
2619974710SMauro Carvalho Chehabconfig EDAC_LEGACY_SYSFS
2719974710SMauro Carvalho Chehab	bool "EDAC legacy sysfs"
2819974710SMauro Carvalho Chehab	default y
2919974710SMauro Carvalho Chehab	help
3019974710SMauro Carvalho Chehab	  Enable the compatibility sysfs nodes.
3119974710SMauro Carvalho Chehab	  Use 'Y' if your edac utilities aren't ported to work with the newer
3219974710SMauro Carvalho Chehab	  structures.
3319974710SMauro Carvalho Chehab
34da9bb1d2SAlan Coxconfig EDAC_DEBUG
35da9bb1d2SAlan Cox	bool "Debugging"
361c5bf781SBorislav Petkov	select DEBUG_FS
37da9bb1d2SAlan Cox	help
3837929874SBorislav Petkov	  This turns on debugging information for the entire EDAC subsystem.
3937929874SBorislav Petkov	  You do so by inserting edac_module with "edac_debug_level=x." Valid
4037929874SBorislav Petkov	  levels are 0-4 (from low to high) and by default it is set to 2.
4137929874SBorislav Petkov	  Usually you should select 'N' here.
42da9bb1d2SAlan Cox
430d18b2e3SBorislav Petkovconfig EDAC_DECODE_MCE
440d18b2e3SBorislav Petkov	tristate "Decode MCEs in human-readable form (only on AMD for now)"
45168eb34dSBorislav Petkov	depends on CPU_SUP_AMD && X86_MCE_AMD
460d18b2e3SBorislav Petkov	default y
470d18b2e3SBorislav Petkov	---help---
480d18b2e3SBorislav Petkov	  Enable this option if you want to decode Machine Check Exceptions
4925985edcSLucas De Marchi	  occurring on your machine in human-readable form.
500d18b2e3SBorislav Petkov
510d18b2e3SBorislav Petkov	  You should definitely say Y here in case you want to decode MCEs
520d18b2e3SBorislav Petkov	  which occur really early upon boot, before the module infrastructure
530d18b2e3SBorislav Petkov	  has been initialized.
540d18b2e3SBorislav Petkov
5577c5f5d2SMauro Carvalho Chehabconfig EDAC_GHES
5677c5f5d2SMauro Carvalho Chehab	bool "Output ACPI APEI/GHES BIOS detected errors via EDAC"
57e3c4ff6dSBorislav Petkov	depends on ACPI_APEI_GHES && (EDAC=y)
5877c5f5d2SMauro Carvalho Chehab	help
5977c5f5d2SMauro Carvalho Chehab	  Not all machines support hardware-driven error report. Some of those
6077c5f5d2SMauro Carvalho Chehab	  provide a BIOS-driven error report mechanism via ACPI, using the
6177c5f5d2SMauro Carvalho Chehab	  APEI/GHES driver. By enabling this option, the error reports provided
6277c5f5d2SMauro Carvalho Chehab	  by GHES are sent to userspace via the EDAC API.
6377c5f5d2SMauro Carvalho Chehab
6477c5f5d2SMauro Carvalho Chehab	  When this option is enabled, it will disable the hardware-driven
6577c5f5d2SMauro Carvalho Chehab	  mechanisms, if a GHES BIOS is detected, entering into the
6677c5f5d2SMauro Carvalho Chehab	  "Firmware First" mode.
6777c5f5d2SMauro Carvalho Chehab
6877c5f5d2SMauro Carvalho Chehab	  It should be noticed that keeping both GHES and a hardware-driven
6977c5f5d2SMauro Carvalho Chehab	  error mechanism won't work well, as BIOS will race with OS, while
7077c5f5d2SMauro Carvalho Chehab	  reading the error registers. So, if you want to not use "Firmware
7177c5f5d2SMauro Carvalho Chehab	  first" GHES error mechanism, you should disable GHES either at
7277c5f5d2SMauro Carvalho Chehab	  compilation time or by passing "ghes.disable=1" Kernel parameter
7377c5f5d2SMauro Carvalho Chehab	  at boot time.
7477c5f5d2SMauro Carvalho Chehab
7577c5f5d2SMauro Carvalho Chehab	  In doubt, say 'Y'.
7677c5f5d2SMauro Carvalho Chehab
777d6034d3SDoug Thompsonconfig EDAC_AMD64
78f5b10c45STomasz Pala	tristate "AMD64 (Opteron, Athlon64)"
79e3c4ff6dSBorislav Petkov	depends on AMD_NB && EDAC_DECODE_MCE
807d6034d3SDoug Thompson	help
81027dbd6fSBorislav Petkov	  Support for error detection and correction of DRAM ECC errors on
82f5b10c45STomasz Pala	  the AMD64 families (>= K8) of memory controllers.
837d6034d3SDoug Thompson
847d6034d3SDoug Thompsonconfig EDAC_AMD64_ERROR_INJECTION
859cdeb404SBorislav Petkov	bool "Sysfs HW Error injection facilities"
867d6034d3SDoug Thompson	depends on EDAC_AMD64
877d6034d3SDoug Thompson	help
887d6034d3SDoug Thompson	  Recent Opterons (Family 10h and later) provide for Memory Error
897d6034d3SDoug Thompson	  Injection into the ECC detection circuits. The amd64_edac module
907d6034d3SDoug Thompson	  allows the operator/user to inject Uncorrectable and Correctable
917d6034d3SDoug Thompson	  errors into DRAM.
927d6034d3SDoug Thompson
937d6034d3SDoug Thompson	  When enabled, in each of the respective memory controller directories
947d6034d3SDoug Thompson	  (/sys/devices/system/edac/mc/mcX), there are 3 input files:
957d6034d3SDoug Thompson
967d6034d3SDoug Thompson	  - inject_section (0..3, 16-byte section of 64-byte cacheline),
977d6034d3SDoug Thompson	  - inject_word (0..8, 16-bit word of 16-byte section),
987d6034d3SDoug Thompson	  - inject_ecc_vector (hex ecc vector: select bits of inject word)
997d6034d3SDoug Thompson
1007d6034d3SDoug Thompson	  In addition, there are two control files, inject_read and inject_write,
1017d6034d3SDoug Thompson	  which trigger the DRAM ECC Read and Write respectively.
102da9bb1d2SAlan Cox
103da9bb1d2SAlan Coxconfig EDAC_AMD76X
104da9bb1d2SAlan Cox	tristate "AMD 76x (760, 762, 768)"
105e3c4ff6dSBorislav Petkov	depends on PCI && X86_32
106da9bb1d2SAlan Cox	help
107da9bb1d2SAlan Cox	  Support for error detection and correction on the AMD 76x
108da9bb1d2SAlan Cox	  series of chipsets used with the Athlon processor.
109da9bb1d2SAlan Cox
110da9bb1d2SAlan Coxconfig EDAC_E7XXX
111da9bb1d2SAlan Cox	tristate "Intel e7xxx (e7205, e7500, e7501, e7505)"
112e3c4ff6dSBorislav Petkov	depends on PCI && X86_32
113da9bb1d2SAlan Cox	help
114da9bb1d2SAlan Cox	  Support for error detection and correction on the Intel
115da9bb1d2SAlan Cox	  E7205, E7500, E7501 and E7505 server chipsets.
116da9bb1d2SAlan Cox
117da9bb1d2SAlan Coxconfig EDAC_E752X
1185135b797SAndrei Konovalov	tristate "Intel e752x (e7520, e7525, e7320) and 3100"
119e3c4ff6dSBorislav Petkov	depends on PCI && X86
120da9bb1d2SAlan Cox	help
121da9bb1d2SAlan Cox	  Support for error detection and correction on the Intel
122da9bb1d2SAlan Cox	  E7520, E7525, E7320 server chipsets.
123da9bb1d2SAlan Cox
1245a2c675cSTim Smallconfig EDAC_I82443BXGX
1255a2c675cSTim Small	tristate "Intel 82443BX/GX (440BX/GX)"
126e3c4ff6dSBorislav Petkov	depends on PCI && X86_32
12728f96eeaSAndrew Morton	depends on BROKEN
1285a2c675cSTim Small	help
1295a2c675cSTim Small	  Support for error detection and correction on the Intel
1305a2c675cSTim Small	  82443BX/GX memory controllers (440BX/GX chipsets).
1315a2c675cSTim Small
132da9bb1d2SAlan Coxconfig EDAC_I82875P
133da9bb1d2SAlan Cox	tristate "Intel 82875p (D82875P, E7210)"
134e3c4ff6dSBorislav Petkov	depends on PCI && X86_32
135da9bb1d2SAlan Cox	help
136da9bb1d2SAlan Cox	  Support for error detection and correction on the Intel
137da9bb1d2SAlan Cox	  DP82785P and E7210 server chipsets.
138da9bb1d2SAlan Cox
139420390f0SRanganathan Desikanconfig EDAC_I82975X
140420390f0SRanganathan Desikan	tristate "Intel 82975x (D82975x)"
141e3c4ff6dSBorislav Petkov	depends on PCI && X86
142420390f0SRanganathan Desikan	help
143420390f0SRanganathan Desikan	  Support for error detection and correction on the Intel
144420390f0SRanganathan Desikan	  DP82975x server chipsets.
145420390f0SRanganathan Desikan
146535c6a53SJason Uhlenkottconfig EDAC_I3000
147535c6a53SJason Uhlenkott	tristate "Intel 3000/3010"
148e3c4ff6dSBorislav Petkov	depends on PCI && X86
149535c6a53SJason Uhlenkott	help
150535c6a53SJason Uhlenkott	  Support for error detection and correction on the Intel
151535c6a53SJason Uhlenkott	  3000 and 3010 server chipsets.
152535c6a53SJason Uhlenkott
153dd8ef1dbSJason Uhlenkottconfig EDAC_I3200
154dd8ef1dbSJason Uhlenkott	tristate "Intel 3200"
155e3c4ff6dSBorislav Petkov	depends on PCI && X86
156dd8ef1dbSJason Uhlenkott	help
157dd8ef1dbSJason Uhlenkott	  Support for error detection and correction on the Intel
158dd8ef1dbSJason Uhlenkott	  3200 and 3210 server chipsets.
159dd8ef1dbSJason Uhlenkott
1607ee40b89SJason Baronconfig EDAC_IE31200
1617ee40b89SJason Baron	tristate "Intel e312xx"
162e3c4ff6dSBorislav Petkov	depends on PCI && X86
1637ee40b89SJason Baron	help
1647ee40b89SJason Baron	  Support for error detection and correction on the Intel
1657ee40b89SJason Baron	  E3-1200 based DRAM controllers.
1667ee40b89SJason Baron
167df8bc08cSHitoshi Mitakeconfig EDAC_X38
168df8bc08cSHitoshi Mitake	tristate "Intel X38"
169e3c4ff6dSBorislav Petkov	depends on PCI && X86
170df8bc08cSHitoshi Mitake	help
171df8bc08cSHitoshi Mitake	  Support for error detection and correction on the Intel
172df8bc08cSHitoshi Mitake	  X38 server chipsets.
173df8bc08cSHitoshi Mitake
174920c8df6SMauro Carvalho Chehabconfig EDAC_I5400
175920c8df6SMauro Carvalho Chehab	tristate "Intel 5400 (Seaburg) chipsets"
176e3c4ff6dSBorislav Petkov	depends on PCI && X86
177920c8df6SMauro Carvalho Chehab	help
178920c8df6SMauro Carvalho Chehab	  Support for error detection and correction the Intel
179920c8df6SMauro Carvalho Chehab	  i5400 MCH chipset (Seaburg).
180920c8df6SMauro Carvalho Chehab
181a0c36a1fSMauro Carvalho Chehabconfig EDAC_I7CORE
182a0c36a1fSMauro Carvalho Chehab	tristate "Intel i7 Core (Nehalem) processors"
183e3c4ff6dSBorislav Petkov	depends on PCI && X86 && X86_MCE_INTEL
184a0c36a1fSMauro Carvalho Chehab	help
185a0c36a1fSMauro Carvalho Chehab	  Support for error detection and correction the Intel
186696e409dSMauro Carvalho Chehab	  i7 Core (Nehalem) Integrated Memory Controller that exists on
187696e409dSMauro Carvalho Chehab	  newer processors like i7 Core, i7 Core Extreme, Xeon 35xx
188696e409dSMauro Carvalho Chehab	  and Xeon 55xx processors.
189a0c36a1fSMauro Carvalho Chehab
190da9bb1d2SAlan Coxconfig EDAC_I82860
191da9bb1d2SAlan Cox	tristate "Intel 82860"
192e3c4ff6dSBorislav Petkov	depends on PCI && X86_32
193da9bb1d2SAlan Cox	help
194da9bb1d2SAlan Cox	  Support for error detection and correction on the Intel
195da9bb1d2SAlan Cox	  82860 chipset.
196da9bb1d2SAlan Cox
197da9bb1d2SAlan Coxconfig EDAC_R82600
198da9bb1d2SAlan Cox	tristate "Radisys 82600 embedded chipset"
199e3c4ff6dSBorislav Petkov	depends on PCI && X86_32
200da9bb1d2SAlan Cox	help
201da9bb1d2SAlan Cox	  Support for error detection and correction on the Radisys
202da9bb1d2SAlan Cox	  82600 embedded chipset.
203da9bb1d2SAlan Cox
204eb60705aSEric Wollesenconfig EDAC_I5000
205eb60705aSEric Wollesen	tristate "Intel Greencreek/Blackford chipset"
206e3c4ff6dSBorislav Petkov	depends on X86 && PCI
207eb60705aSEric Wollesen	help
208eb60705aSEric Wollesen	  Support for error detection and correction the Intel
209eb60705aSEric Wollesen	  Greekcreek/Blackford chipsets.
210eb60705aSEric Wollesen
2118f421c59SArthur Jonesconfig EDAC_I5100
2128f421c59SArthur Jones	tristate "Intel San Clemente MCH"
213e3c4ff6dSBorislav Petkov	depends on X86 && PCI
2148f421c59SArthur Jones	help
2158f421c59SArthur Jones	  Support for error detection and correction the Intel
2168f421c59SArthur Jones	  San Clemente MCH.
2178f421c59SArthur Jones
218fcaf780bSMauro Carvalho Chehabconfig EDAC_I7300
219fcaf780bSMauro Carvalho Chehab	tristate "Intel Clarksboro MCH"
220e3c4ff6dSBorislav Petkov	depends on X86 && PCI
221fcaf780bSMauro Carvalho Chehab	help
222fcaf780bSMauro Carvalho Chehab	  Support for error detection and correction the Intel
223fcaf780bSMauro Carvalho Chehab	  Clarksboro MCH (Intel 7300 chipset).
224fcaf780bSMauro Carvalho Chehab
2253d78c9afSMauro Carvalho Chehabconfig EDAC_SBRIDGE
22650d1bb93SAristeu Rozanski	tristate "Intel Sandy-Bridge/Ivy-Bridge/Haswell Integrated MC"
227e3c4ff6dSBorislav Petkov	depends on PCI && X86_64 && X86_MCE_INTEL && PCI_MMCONFIG
2283d78c9afSMauro Carvalho Chehab	help
2293d78c9afSMauro Carvalho Chehab	  Support for error detection and correction the Intel
23050d1bb93SAristeu Rozanski	  Sandy Bridge, Ivy Bridge and Haswell Integrated Memory Controllers.
2313d78c9afSMauro Carvalho Chehab
2324ec656bdSTony Luckconfig EDAC_SKX
2334ec656bdSTony Luck	tristate "Intel Skylake server Integrated MC"
23424c9d423SLuck, Tony	depends on PCI && X86_64 && X86_MCE_INTEL && PCI_MMCONFIG && ACPI
235de245ae0SRandy Dunlap	depends on ACPI_NFIT || !ACPI_NFIT # if ACPI_NFIT=m, EDAC_SKX can't be y
23658ca9ac1STony Luck	select DMI
23724c9d423SLuck, Tony	select ACPI_ADXL
2384ec656bdSTony Luck	help
2394ec656bdSTony Luck	  Support for error detection and correction the Intel
24058ca9ac1STony Luck	  Skylake server Integrated Memory Controllers. If your
24158ca9ac1STony Luck	  system has non-volatile DIMMs you should also manually
24258ca9ac1STony Luck	  select CONFIG_ACPI_NFIT.
2434ec656bdSTony Luck
244d4dc89d0SQiuxu Zhuoconfig EDAC_I10NM
245d4dc89d0SQiuxu Zhuo	tristate "Intel 10nm server Integrated MC"
246d6a9f733STony Luck	depends on PCI && X86_64 && X86_MCE_INTEL && PCI_MMCONFIG && ACPI
247d4dc89d0SQiuxu Zhuo	depends on ACPI_NFIT || !ACPI_NFIT # if ACPI_NFIT=m, EDAC_I10NM can't be y
248d4dc89d0SQiuxu Zhuo	select DMI
249d6a9f733STony Luck	select ACPI_ADXL
250d4dc89d0SQiuxu Zhuo	help
251d4dc89d0SQiuxu Zhuo	  Support for error detection and correction the Intel
252d4dc89d0SQiuxu Zhuo	  10nm server Integrated Memory Controllers. If your
253d4dc89d0SQiuxu Zhuo	  system has non-volatile DIMMs you should also manually
254d4dc89d0SQiuxu Zhuo	  select CONFIG_ACPI_NFIT.
255d4dc89d0SQiuxu Zhuo
2565c71ad17STony Luckconfig EDAC_PND2
2575c71ad17STony Luck	tristate "Intel Pondicherry2"
258e3c4ff6dSBorislav Petkov	depends on PCI && X86_64 && X86_MCE_INTEL
2595c71ad17STony Luck	help
2605c71ad17STony Luck	  Support for error detection and correction on the Intel
2615c71ad17STony Luck	  Pondicherry2 Integrated Memory Controller. This SoC IP is
2625c71ad17STony Luck	  first used on the Apollo Lake platform and Denverton
2635c71ad17STony Luck	  micro-server but may appear on others in the future.
2645c71ad17STony Luck
265a9a753d5SDave Jiangconfig EDAC_MPC85XX
2662b8358a9SMichael Ellerman	bool "Freescale MPC83xx / MPC85xx"
2672b8358a9SMichael Ellerman	depends on FSL_SOC && EDAC=y
268a9a753d5SDave Jiang	help
269a9a753d5SDave Jiang	  Support for error detection and correction on the Freescale
27074210267SYork Sun	  MPC8349, MPC8560, MPC8540, MPC8548, T4240
271a9a753d5SDave Jiang
272eeb3d68bSYork Sunconfig EDAC_LAYERSCAPE
273eeb3d68bSYork Sun	tristate "Freescale Layerscape DDR"
27428dd6726SRasmus Villemoes	depends on ARCH_LAYERSCAPE || SOC_LS1021A
275eeb3d68bSYork Sun	help
276eeb3d68bSYork Sun	  Support for error detection and correction on Freescale memory
277eeb3d68bSYork Sun	  controllers on Layerscape SoCs.
278eeb3d68bSYork Sun
2794f4aeeabSDave Jiangconfig EDAC_MV64X60
2804f4aeeabSDave Jiang	tristate "Marvell MV64x60"
281e3c4ff6dSBorislav Petkov	depends on MV64X60
2824f4aeeabSDave Jiang	help
2834f4aeeabSDave Jiang	  Support for error detection and correction on the Marvell
2844f4aeeabSDave Jiang	  MV64360 and MV64460 chipsets.
2854f4aeeabSDave Jiang
2867d8536fbSEgor Martovetskyconfig EDAC_PASEMI
2877d8536fbSEgor Martovetsky	tristate "PA Semi PWRficient"
288e3c4ff6dSBorislav Petkov	depends on PPC_PASEMI && PCI
2897d8536fbSEgor Martovetsky	help
2907d8536fbSEgor Martovetsky	  Support for error detection and correction on PA Semi
2917d8536fbSEgor Martovetsky	  PWRficient.
2927d8536fbSEgor Martovetsky
29348764e41SBenjamin Herrenschmidtconfig EDAC_CELL
29448764e41SBenjamin Herrenschmidt	tristate "Cell Broadband Engine memory controller"
295e3c4ff6dSBorislav Petkov	depends on PPC_CELL_COMMON
29648764e41SBenjamin Herrenschmidt	help
29748764e41SBenjamin Herrenschmidt	  Support for error detection and correction on the
29848764e41SBenjamin Herrenschmidt	  Cell Broadband Engine internal memory controller
29948764e41SBenjamin Herrenschmidt	  on platform without a hypervisor
3007d8536fbSEgor Martovetsky
301dba7a77cSGrant Ericksonconfig EDAC_PPC4XX
302dba7a77cSGrant Erickson	tristate "PPC4xx IBM DDR2 Memory Controller"
303e3c4ff6dSBorislav Petkov	depends on 4xx
304dba7a77cSGrant Erickson	help
305dba7a77cSGrant Erickson	  This enables support for EDAC on the ECC memory used
306dba7a77cSGrant Erickson	  with the IBM DDR2 memory controller found in various
307dba7a77cSGrant Erickson	  PowerPC 4xx embedded processors such as the 405EX[r],
308dba7a77cSGrant Erickson	  440SP, 440SPe, 460EX, 460GT and 460SX.
309dba7a77cSGrant Erickson
310e8765584SHarry Ciaoconfig EDAC_AMD8131
311e8765584SHarry Ciao	tristate "AMD8131 HyperTransport PCI-X Tunnel"
312e3c4ff6dSBorislav Petkov	depends on PCI && PPC_MAPLE
313e8765584SHarry Ciao	help
314e8765584SHarry Ciao	  Support for error detection and correction on the
315e8765584SHarry Ciao	  AMD8131 HyperTransport PCI-X Tunnel chip.
316715fe7afSHarry Ciao	  Note, add more Kconfig dependency if it's adopted
317715fe7afSHarry Ciao	  on some machine other than Maple.
318e8765584SHarry Ciao
31958b4ce6fSHarry Ciaoconfig EDAC_AMD8111
32058b4ce6fSHarry Ciao	tristate "AMD8111 HyperTransport I/O Hub"
321e3c4ff6dSBorislav Petkov	depends on PCI && PPC_MAPLE
32258b4ce6fSHarry Ciao	help
32358b4ce6fSHarry Ciao	  Support for error detection and correction on the
32458b4ce6fSHarry Ciao	  AMD8111 HyperTransport I/O Hub chip.
325715fe7afSHarry Ciao	  Note, add more Kconfig dependency if it's adopted
326715fe7afSHarry Ciao	  on some machine other than Maple.
32758b4ce6fSHarry Ciao
3282a9036afSHarry Ciaoconfig EDAC_CPC925
3292a9036afSHarry Ciao	tristate "IBM CPC925 Memory Controller (PPC970FX)"
330e3c4ff6dSBorislav Petkov	depends on PPC64
3312a9036afSHarry Ciao	help
3322a9036afSHarry Ciao	  Support for error detection and correction on the
3332a9036afSHarry Ciao	  IBM CPC925 Bridge and Memory Controller, which is
3342a9036afSHarry Ciao	  a companion chip to the PowerPC 970 family of
3352a9036afSHarry Ciao	  processors.
3362a9036afSHarry Ciao
337a1b01edbSRob Herringconfig EDAC_HIGHBANK_MC
338a1b01edbSRob Herring	tristate "Highbank Memory Controller"
339e3c4ff6dSBorislav Petkov	depends on ARCH_HIGHBANK
340a1b01edbSRob Herring	help
341a1b01edbSRob Herring	  Support for error detection and correction on the
342a1b01edbSRob Herring	  Calxeda Highbank memory controller.
343a1b01edbSRob Herring
34469154d06SRob Herringconfig EDAC_HIGHBANK_L2
34569154d06SRob Herring	tristate "Highbank L2 Cache"
346e3c4ff6dSBorislav Petkov	depends on ARCH_HIGHBANK
34769154d06SRob Herring	help
34869154d06SRob Herring	  Support for error detection and correction on the
34969154d06SRob Herring	  Calxeda Highbank memory controller.
35069154d06SRob Herring
351f65aad41SRalf Baechleconfig EDAC_OCTEON_PC
352f65aad41SRalf Baechle	tristate "Cavium Octeon Primary Caches"
353e3c4ff6dSBorislav Petkov	depends on CPU_CAVIUM_OCTEON
354f65aad41SRalf Baechle	help
355f65aad41SRalf Baechle	  Support for error detection and correction on the primary caches of
356f65aad41SRalf Baechle	  the cnMIPS cores of Cavium Octeon family SOCs.
357f65aad41SRalf Baechle
358f65aad41SRalf Baechleconfig EDAC_OCTEON_L2C
359f65aad41SRalf Baechle	tristate "Cavium Octeon Secondary Caches (L2C)"
360e3c4ff6dSBorislav Petkov	depends on CAVIUM_OCTEON_SOC
361f65aad41SRalf Baechle	help
362f65aad41SRalf Baechle	  Support for error detection and correction on the
363f65aad41SRalf Baechle	  Cavium Octeon family of SOCs.
364f65aad41SRalf Baechle
365f65aad41SRalf Baechleconfig EDAC_OCTEON_LMC
366f65aad41SRalf Baechle	tristate "Cavium Octeon DRAM Memory Controller (LMC)"
367e3c4ff6dSBorislav Petkov	depends on CAVIUM_OCTEON_SOC
368f65aad41SRalf Baechle	help
369f65aad41SRalf Baechle	  Support for error detection and correction on the
370f65aad41SRalf Baechle	  Cavium Octeon family of SOCs.
371f65aad41SRalf Baechle
372f65aad41SRalf Baechleconfig EDAC_OCTEON_PCI
373f65aad41SRalf Baechle	tristate "Cavium Octeon PCI Controller"
374e3c4ff6dSBorislav Petkov	depends on PCI && CAVIUM_OCTEON_SOC
375f65aad41SRalf Baechle	help
376f65aad41SRalf Baechle	  Support for error detection and correction on the
377f65aad41SRalf Baechle	  Cavium Octeon family of SOCs.
378f65aad41SRalf Baechle
37941003396SSergey Temerkhanovconfig EDAC_THUNDERX
38041003396SSergey Temerkhanov	tristate "Cavium ThunderX EDAC"
38141003396SSergey Temerkhanov	depends on ARM64
38241003396SSergey Temerkhanov	depends on PCI
38341003396SSergey Temerkhanov	help
38441003396SSergey Temerkhanov	  Support for error detection and correction on the
38541003396SSergey Temerkhanov	  Cavium ThunderX memory controllers (LMC), Cache
38641003396SSergey Temerkhanov	  Coherent Processor Interconnect (CCPI) and L2 cache
38741003396SSergey Temerkhanov	  blocks (TAD, CBC, MCI).
38841003396SSergey Temerkhanov
389c3eea194SThor Thayerconfig EDAC_ALTERA
390c3eea194SThor Thayer	bool "Altera SOCFPGA ECC"
3913dab6bd5SThor Thayer	depends on EDAC=y && (ARCH_SOCFPGA || ARCH_STRATIX10)
39271bcada8SThor Thayer	help
39371bcada8SThor Thayer	  Support for error detection and correction on the
394580b5cf5SThor Thayer	  Altera SOCs. This is the global enable for the
395580b5cf5SThor Thayer	  various Altera peripherals.
396580b5cf5SThor Thayer
397580b5cf5SThor Thayerconfig EDAC_ALTERA_SDRAM
398580b5cf5SThor Thayer	bool "Altera SDRAM ECC"
399580b5cf5SThor Thayer	depends on EDAC_ALTERA=y
400580b5cf5SThor Thayer	help
401580b5cf5SThor Thayer	  Support for error detection and correction on the
402580b5cf5SThor Thayer	  Altera SDRAM Memory for Altera SoCs. Note that the
403580b5cf5SThor Thayer	  preloader must initialize the SDRAM before loading
404580b5cf5SThor Thayer	  the kernel.
405c3eea194SThor Thayer
406c3eea194SThor Thayerconfig EDAC_ALTERA_L2C
407c3eea194SThor Thayer	bool "Altera L2 Cache ECC"
4083a8f21f1SThor Thayer	depends on EDAC_ALTERA=y && CACHE_L2X0
409c3eea194SThor Thayer	help
410c3eea194SThor Thayer	  Support for error detection and correction on the
411c3eea194SThor Thayer	  Altera L2 cache Memory for Altera SoCs. This option
4123a8f21f1SThor Thayer	  requires L2 cache.
413c3eea194SThor Thayer
414c3eea194SThor Thayerconfig EDAC_ALTERA_OCRAM
415c3eea194SThor Thayer	bool "Altera On-Chip RAM ECC"
416c3eea194SThor Thayer	depends on EDAC_ALTERA=y && SRAM && GENERIC_ALLOCATOR
417c3eea194SThor Thayer	help
418c3eea194SThor Thayer	  Support for error detection and correction on the
419c3eea194SThor Thayer	  Altera On-Chip RAM Memory for Altera SoCs.
42071bcada8SThor Thayer
421ab8c1e0fSThor Thayerconfig EDAC_ALTERA_ETHERNET
422ab8c1e0fSThor Thayer	bool "Altera Ethernet FIFO ECC"
423ab8c1e0fSThor Thayer	depends on EDAC_ALTERA=y
424ab8c1e0fSThor Thayer	help
425ab8c1e0fSThor Thayer	  Support for error detection and correction on the
426ab8c1e0fSThor Thayer	  Altera Ethernet FIFO Memory for Altera SoCs.
427ab8c1e0fSThor Thayer
428c6882fb2SThor Thayerconfig EDAC_ALTERA_NAND
429c6882fb2SThor Thayer	bool "Altera NAND FIFO ECC"
430c6882fb2SThor Thayer	depends on EDAC_ALTERA=y && MTD_NAND_DENALI
431c6882fb2SThor Thayer	help
432c6882fb2SThor Thayer	  Support for error detection and correction on the
433c6882fb2SThor Thayer	  Altera NAND FIFO Memory for Altera SoCs.
434c6882fb2SThor Thayer
435e8263793SThor Thayerconfig EDAC_ALTERA_DMA
436e8263793SThor Thayer	bool "Altera DMA FIFO ECC"
437e8263793SThor Thayer	depends on EDAC_ALTERA=y && PL330_DMA=y
438e8263793SThor Thayer	help
439e8263793SThor Thayer	  Support for error detection and correction on the
440e8263793SThor Thayer	  Altera DMA FIFO Memory for Altera SoCs.
441e8263793SThor Thayer
442c609581dSThor Thayerconfig EDAC_ALTERA_USB
443c609581dSThor Thayer	bool "Altera USB FIFO ECC"
444c609581dSThor Thayer	depends on EDAC_ALTERA=y && USB_DWC2
445c609581dSThor Thayer	help
446c609581dSThor Thayer	  Support for error detection and correction on the
447c609581dSThor Thayer	  Altera USB FIFO Memory for Altera SoCs.
448c609581dSThor Thayer
449485fe9e2SThor Thayerconfig EDAC_ALTERA_QSPI
450485fe9e2SThor Thayer	bool "Altera QSPI FIFO ECC"
451485fe9e2SThor Thayer	depends on EDAC_ALTERA=y && SPI_CADENCE_QUADSPI
452485fe9e2SThor Thayer	help
453485fe9e2SThor Thayer	  Support for error detection and correction on the
454485fe9e2SThor Thayer	  Altera QSPI FIFO Memory for Altera SoCs.
455485fe9e2SThor Thayer
45691104984SThor Thayerconfig EDAC_ALTERA_SDMMC
45791104984SThor Thayer	bool "Altera SDMMC FIFO ECC"
45891104984SThor Thayer	depends on EDAC_ALTERA=y && MMC_DW
45991104984SThor Thayer	help
46091104984SThor Thayer	  Support for error detection and correction on the
46191104984SThor Thayer	  Altera SDMMC FIFO Memory for Altera SoCs.
46291104984SThor Thayer
46391abaeaaSYash Shahconfig EDAC_SIFIVE
46491abaeaaSYash Shah	bool "Sifive platform EDAC driver"
46591abaeaaSYash Shah	depends on EDAC=y && RISCV
46691abaeaaSYash Shah	help
46791abaeaaSYash Shah	  Support for error detection and correction on the SiFive SoCs.
46891abaeaaSYash Shah
4697f6998a4SJan Luebbeconfig EDAC_ARMADA_XP
4707f6998a4SJan Luebbe	bool "Marvell Armada XP DDR and L2 Cache ECC"
4717f6998a4SJan Luebbe	depends on MACH_MVEBU_V7
4727f6998a4SJan Luebbe	help
4737f6998a4SJan Luebbe	  Support for error correction and detection on the Marvell Aramada XP
4747f6998a4SJan Luebbe	  DDR RAM and L2 cache controllers.
4757f6998a4SJan Luebbe
476ae9b56e3SPunnaiah Choudary Kalluriconfig EDAC_SYNOPSYS
477ae9b56e3SPunnaiah Choudary Kalluri	tristate "Synopsys DDR Memory Controller"
478b500b4a0SManish Narani	depends on ARCH_ZYNQ || ARCH_ZYNQMP
479ae9b56e3SPunnaiah Choudary Kalluri	help
480ae9b56e3SPunnaiah Choudary Kalluri	  Support for error detection and correction on the Synopsys DDR
481ae9b56e3SPunnaiah Choudary Kalluri	  memory controller.
482ae9b56e3SPunnaiah Choudary Kalluri
4830d442930SLoc Hoconfig EDAC_XGENE
4840d442930SLoc Ho	tristate "APM X-Gene SoC"
485e3c4ff6dSBorislav Petkov	depends on (ARM64 || COMPILE_TEST)
4860d442930SLoc Ho	help
4870d442930SLoc Ho	  Support for error detection and correction on the
4880d442930SLoc Ho	  APM X-Gene family of SOCs.
4890d442930SLoc Ho
49086a18ee2STero Kristoconfig EDAC_TI
49186a18ee2STero Kristo	tristate "Texas Instruments DDR3 ECC Controller"
49286a18ee2STero Kristo	depends on ARCH_KEYSTONE || SOC_DRA7XX
49386a18ee2STero Kristo	help
494*a483e227SKrzysztof Kozlowski	  Support for error detection and correction on the TI SoCs.
49586a18ee2STero Kristo
49627450653SChannagoud Kadabiconfig EDAC_QCOM
49727450653SChannagoud Kadabi	tristate "QCOM EDAC Controller"
49827450653SChannagoud Kadabi	depends on ARCH_QCOM && QCOM_LLCC
49927450653SChannagoud Kadabi	help
50027450653SChannagoud Kadabi	  Support for error detection and correction on the
50127450653SChannagoud Kadabi	  Qualcomm Technologies, Inc. SoCs.
50227450653SChannagoud Kadabi
50327450653SChannagoud Kadabi	  This driver reports Single Bit Errors (SBEs) and Double Bit Errors (DBEs).
50427450653SChannagoud Kadabi	  As of now, it supports error reporting for Last Level Cache Controller (LLCC)
50527450653SChannagoud Kadabi	  of Tag RAM and Data RAM.
50627450653SChannagoud Kadabi
50727450653SChannagoud Kadabi	  For debugging issues having to do with stability and overall system
50827450653SChannagoud Kadabi	  health, you should probably say 'Y' here.
50927450653SChannagoud Kadabi
5109b7e6242SStefan M Schaeckelerconfig EDAC_ASPEED
5119b7e6242SStefan M Schaeckeler	tristate "Aspeed AST 2500 SoC"
5129b7e6242SStefan M Schaeckeler	depends on MACH_ASPEED_G5
5139b7e6242SStefan M Schaeckeler	help
5149b7e6242SStefan M Schaeckeler	  Support for error detection and correction on the Aspeed AST 2500 SoC.
5159b7e6242SStefan M Schaeckeler
5169b7e6242SStefan M Schaeckeler	  First, ECC must be configured in the bootloader. Then, this driver
5179b7e6242SStefan M Schaeckeler	  will expose error counters via the EDAC kernel framework.
5189b7e6242SStefan M Schaeckeler
51982413e56SShravan Kumar Ramaniconfig EDAC_BLUEFIELD
52082413e56SShravan Kumar Ramani	tristate "Mellanox BlueField Memory ECC"
52182413e56SShravan Kumar Ramani	depends on ARM64 && ((MELLANOX_PLATFORM && ACPI) || COMPILE_TEST)
52282413e56SShravan Kumar Ramani	help
52382413e56SShravan Kumar Ramani	  Support for error detection and correction on the
52482413e56SShravan Kumar Ramani	  Mellanox BlueField SoCs.
52582413e56SShravan Kumar Ramani
526751cb5e5SJan Engelhardtendif # EDAC
527