xref: /linux/arch/powerpc/include/asm/nohash/32/pte-85xx.h (revision a1ff5a7d78a036d6c2178ee5acd6ba4946243800)
1 /* SPDX-License-Identifier: GPL-2.0 */
2 #ifndef _ASM_POWERPC_NOHASH_32_PTE_85xx_H
3 #define _ASM_POWERPC_NOHASH_32_PTE_85xx_H
4 #ifdef __KERNEL__
5 
6 /* PTE bit definitions for Freescale BookE SW loaded TLB MMU based
7  * processors
8  *
9    MMU Assist Register 3:
10 
11    32 33 34 35 36  ... 50 51 52 53 54 55 56 57 58 59 60 61 62 63
12    RPN......................  0  0 U0 U1 U2 U3 UX SX UW SW UR SR
13 
14    - PRESENT *must* be in the bottom two bits because swap PTEs use
15      the top 30 bits.
16 
17 */
18 
19 /* Definitions for FSL Book-E Cores */
20 #define _PAGE_READ	0x00001	/* H: Read permission (SR) */
21 #define _PAGE_PRESENT	0x00002	/* S: PTE contains a translation */
22 #define _PAGE_WRITE	0x00004	/* S: Write permission (SW) */
23 #define _PAGE_DIRTY	0x00008	/* S: Page dirty */
24 #define _PAGE_EXEC	0x00010	/* H: SX permission */
25 #define _PAGE_ACCESSED	0x00020	/* S: Page referenced */
26 
27 #define _PAGE_ENDIAN	0x00040	/* H: E bit */
28 #define _PAGE_GUARDED	0x00080	/* H: G bit */
29 #define _PAGE_COHERENT	0x00100	/* H: M bit */
30 #define _PAGE_NO_CACHE	0x00200	/* H: I bit */
31 #define _PAGE_WRITETHRU	0x00400	/* H: W bit */
32 #define _PAGE_SPECIAL	0x00800 /* S: Special page */
33 
34 #define _PMD_PRESENT	0
35 #define _PMD_PRESENT_MASK (PAGE_MASK)
36 #define _PMD_BAD	(~PAGE_MASK)
37 #define _PMD_USER	0
38 
39 #define _PTE_NONE_MASK	0
40 
41 #define PTE_WIMGE_SHIFT (6)
42 
43 /*
44  * We define 2 sets of base prot bits, one for basic pages (ie,
45  * cacheable kernel and user pages) and one for non cacheable
46  * pages. We always set _PAGE_COHERENT when SMP is enabled or
47  * the processor might need it for DMA coherency.
48  */
49 #define _PAGE_BASE_NC	(_PAGE_PRESENT | _PAGE_ACCESSED)
50 #if defined(CONFIG_SMP) || defined(CONFIG_PPC_E500MC)
51 #define _PAGE_BASE	(_PAGE_BASE_NC | _PAGE_COHERENT)
52 #else
53 #define _PAGE_BASE	(_PAGE_BASE_NC)
54 #endif
55 
56 #include <asm/pgtable-masks.h>
57 
58 #endif /* __KERNEL__ */
59 #endif /*  _ASM_POWERPC_NOHASH_32_PTE_FSL_85xx_H */
60